1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OMAP3xxx CM module functions
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Nokia Corporation
6*4882a593Smuzhiyun * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
7*4882a593Smuzhiyun * Paul Walmsley
8*4882a593Smuzhiyun * Rajendra Nayak <rnayak@ti.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "prm2xxx_3xxx.h"
19*4882a593Smuzhiyun #include "cm.h"
20*4882a593Smuzhiyun #include "cm3xxx.h"
21*4882a593Smuzhiyun #include "cm-regbits-34xx.h"
22*4882a593Smuzhiyun #include "clockdomain.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const u8 omap3xxx_cm_idlest_offs[] = {
25*4882a593Smuzhiyun CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
_write_clktrctrl(u8 c,s16 module,u32 mask)32*4882a593Smuzhiyun static void _write_clktrctrl(u8 c, s16 module, u32 mask)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun u32 v;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
37*4882a593Smuzhiyun v &= ~mask;
38*4882a593Smuzhiyun v |= c << __ffs(mask);
39*4882a593Smuzhiyun omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
omap3xxx_cm_is_clkdm_in_hwsup(s16 module,u32 mask)42*4882a593Smuzhiyun static bool omap3xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun u32 v;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
47*4882a593Smuzhiyun v &= mask;
48*4882a593Smuzhiyun v >>= __ffs(mask);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
omap3xxx_cm_clkdm_enable_hwsup(s16 module,u32 mask)53*4882a593Smuzhiyun static void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
omap3xxx_cm_clkdm_disable_hwsup(s16 module,u32 mask)58*4882a593Smuzhiyun static void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
omap3xxx_cm_clkdm_force_sleep(s16 module,u32 mask)63*4882a593Smuzhiyun static void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
omap3xxx_cm_clkdm_force_wakeup(s16 module,u32 mask)68*4882a593Smuzhiyun static void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /**
78*4882a593Smuzhiyun * omap3xxx_cm_wait_module_ready - wait for a module to leave idle or standby
79*4882a593Smuzhiyun * @part: PRCM partition, ignored for OMAP3
80*4882a593Smuzhiyun * @prcm_mod: PRCM module offset
81*4882a593Smuzhiyun * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
82*4882a593Smuzhiyun * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
83*4882a593Smuzhiyun *
84*4882a593Smuzhiyun * Wait for the PRCM to indicate that the module identified by
85*4882a593Smuzhiyun * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
86*4882a593Smuzhiyun * success or -EBUSY if the module doesn't enable in time.
87*4882a593Smuzhiyun */
omap3xxx_cm_wait_module_ready(u8 part,s16 prcm_mod,u16 idlest_id,u8 idlest_shift)88*4882a593Smuzhiyun static int omap3xxx_cm_wait_module_ready(u8 part, s16 prcm_mod, u16 idlest_id,
89*4882a593Smuzhiyun u8 idlest_shift)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun int ena = 0, i = 0;
92*4882a593Smuzhiyun u8 cm_idlest_reg;
93*4882a593Smuzhiyun u32 mask;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (!idlest_id || (idlest_id > ARRAY_SIZE(omap3xxx_cm_idlest_offs)))
96*4882a593Smuzhiyun return -EINVAL;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun cm_idlest_reg = omap3xxx_cm_idlest_offs[idlest_id - 1];
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun mask = 1 << idlest_shift;
101*4882a593Smuzhiyun ena = 0;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
104*4882a593Smuzhiyun mask) == ena), MAX_MODULE_READY_TIME, i);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /**
110*4882a593Smuzhiyun * omap3xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components
111*4882a593Smuzhiyun * @idlest_reg: CM_IDLEST* virtual address
112*4882a593Smuzhiyun * @prcm_inst: pointer to an s16 to return the PRCM instance offset
113*4882a593Smuzhiyun * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID
114*4882a593Smuzhiyun *
115*4882a593Smuzhiyun * XXX This function is only needed until absolute register addresses are
116*4882a593Smuzhiyun * removed from the OMAP struct clk records.
117*4882a593Smuzhiyun */
omap3xxx_cm_split_idlest_reg(struct clk_omap_reg * idlest_reg,s16 * prcm_inst,u8 * idlest_reg_id)118*4882a593Smuzhiyun static int omap3xxx_cm_split_idlest_reg(struct clk_omap_reg *idlest_reg,
119*4882a593Smuzhiyun s16 *prcm_inst,
120*4882a593Smuzhiyun u8 *idlest_reg_id)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun unsigned long offs;
123*4882a593Smuzhiyun u8 idlest_offs;
124*4882a593Smuzhiyun int i;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun idlest_offs = idlest_reg->offset & 0xff;
127*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(omap3xxx_cm_idlest_offs); i++) {
128*4882a593Smuzhiyun if (idlest_offs == omap3xxx_cm_idlest_offs[i]) {
129*4882a593Smuzhiyun *idlest_reg_id = i + 1;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (i == ARRAY_SIZE(omap3xxx_cm_idlest_offs))
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun offs = idlest_reg->offset;
138*4882a593Smuzhiyun offs &= 0xff00;
139*4882a593Smuzhiyun *prcm_inst = offs;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Clockdomain low-level operations */
145*4882a593Smuzhiyun
omap3xxx_clkdm_add_sleepdep(struct clockdomain * clkdm1,struct clockdomain * clkdm2)146*4882a593Smuzhiyun static int omap3xxx_clkdm_add_sleepdep(struct clockdomain *clkdm1,
147*4882a593Smuzhiyun struct clockdomain *clkdm2)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun omap2_cm_set_mod_reg_bits((1 << clkdm2->dep_bit),
150*4882a593Smuzhiyun clkdm1->pwrdm.ptr->prcm_offs,
151*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
omap3xxx_clkdm_del_sleepdep(struct clockdomain * clkdm1,struct clockdomain * clkdm2)155*4882a593Smuzhiyun static int omap3xxx_clkdm_del_sleepdep(struct clockdomain *clkdm1,
156*4882a593Smuzhiyun struct clockdomain *clkdm2)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun omap2_cm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
159*4882a593Smuzhiyun clkdm1->pwrdm.ptr->prcm_offs,
160*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
omap3xxx_clkdm_read_sleepdep(struct clockdomain * clkdm1,struct clockdomain * clkdm2)164*4882a593Smuzhiyun static int omap3xxx_clkdm_read_sleepdep(struct clockdomain *clkdm1,
165*4882a593Smuzhiyun struct clockdomain *clkdm2)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return omap2_cm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
168*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP,
169*4882a593Smuzhiyun (1 << clkdm2->dep_bit));
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
omap3xxx_clkdm_clear_all_sleepdeps(struct clockdomain * clkdm)172*4882a593Smuzhiyun static int omap3xxx_clkdm_clear_all_sleepdeps(struct clockdomain *clkdm)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct clkdm_dep *cd;
175*4882a593Smuzhiyun u32 mask = 0;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun for (cd = clkdm->sleepdep_srcs; cd && cd->clkdm_name; cd++) {
178*4882a593Smuzhiyun if (!cd->clkdm)
179*4882a593Smuzhiyun continue; /* only happens if data is erroneous */
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun mask |= 1 << cd->clkdm->dep_bit;
182*4882a593Smuzhiyun cd->sleepdep_usecount = 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun omap2_cm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
185*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
omap3xxx_clkdm_sleep(struct clockdomain * clkdm)189*4882a593Smuzhiyun static int omap3xxx_clkdm_sleep(struct clockdomain *clkdm)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun omap3xxx_cm_clkdm_force_sleep(clkdm->pwrdm.ptr->prcm_offs,
192*4882a593Smuzhiyun clkdm->clktrctrl_mask);
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
omap3xxx_clkdm_wakeup(struct clockdomain * clkdm)196*4882a593Smuzhiyun static int omap3xxx_clkdm_wakeup(struct clockdomain *clkdm)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun omap3xxx_cm_clkdm_force_wakeup(clkdm->pwrdm.ptr->prcm_offs,
199*4882a593Smuzhiyun clkdm->clktrctrl_mask);
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
omap3xxx_clkdm_allow_idle(struct clockdomain * clkdm)203*4882a593Smuzhiyun static void omap3xxx_clkdm_allow_idle(struct clockdomain *clkdm)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun if (clkdm->usecount > 0)
206*4882a593Smuzhiyun clkdm_add_autodeps(clkdm);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
209*4882a593Smuzhiyun clkdm->clktrctrl_mask);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
omap3xxx_clkdm_deny_idle(struct clockdomain * clkdm)212*4882a593Smuzhiyun static void omap3xxx_clkdm_deny_idle(struct clockdomain *clkdm)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
215*4882a593Smuzhiyun clkdm->clktrctrl_mask);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (clkdm->usecount > 0)
218*4882a593Smuzhiyun clkdm_del_autodeps(clkdm);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
omap3xxx_clkdm_clk_enable(struct clockdomain * clkdm)221*4882a593Smuzhiyun static int omap3xxx_clkdm_clk_enable(struct clockdomain *clkdm)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun bool hwsup = false;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (!clkdm->clktrctrl_mask)
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
230*4882a593Smuzhiyun * more details on the unpleasant problem this is working
231*4882a593Smuzhiyun * around
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun if ((clkdm->flags & CLKDM_MISSING_IDLE_REPORTING) &&
234*4882a593Smuzhiyun (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)) {
235*4882a593Smuzhiyun omap3xxx_clkdm_wakeup(clkdm);
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
240*4882a593Smuzhiyun clkdm->clktrctrl_mask);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (hwsup) {
243*4882a593Smuzhiyun /* Disable HW transitions when we are changing deps */
244*4882a593Smuzhiyun omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
245*4882a593Smuzhiyun clkdm->clktrctrl_mask);
246*4882a593Smuzhiyun clkdm_add_autodeps(clkdm);
247*4882a593Smuzhiyun omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
248*4882a593Smuzhiyun clkdm->clktrctrl_mask);
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
251*4882a593Smuzhiyun omap3xxx_clkdm_wakeup(clkdm);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
omap3xxx_clkdm_clk_disable(struct clockdomain * clkdm)257*4882a593Smuzhiyun static int omap3xxx_clkdm_clk_disable(struct clockdomain *clkdm)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun bool hwsup = false;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (!clkdm->clktrctrl_mask)
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
266*4882a593Smuzhiyun * more details on the unpleasant problem this is working
267*4882a593Smuzhiyun * around
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun if (clkdm->flags & CLKDM_MISSING_IDLE_REPORTING &&
270*4882a593Smuzhiyun !(clkdm->flags & CLKDM_CAN_FORCE_SLEEP)) {
271*4882a593Smuzhiyun omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
272*4882a593Smuzhiyun clkdm->clktrctrl_mask);
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
277*4882a593Smuzhiyun clkdm->clktrctrl_mask);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (hwsup) {
280*4882a593Smuzhiyun /* Disable HW transitions when we are changing deps */
281*4882a593Smuzhiyun omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
282*4882a593Smuzhiyun clkdm->clktrctrl_mask);
283*4882a593Smuzhiyun clkdm_del_autodeps(clkdm);
284*4882a593Smuzhiyun omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
285*4882a593Smuzhiyun clkdm->clktrctrl_mask);
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
288*4882a593Smuzhiyun omap3xxx_clkdm_sleep(clkdm);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun struct clkdm_ops omap3_clkdm_operations = {
295*4882a593Smuzhiyun .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
296*4882a593Smuzhiyun .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
297*4882a593Smuzhiyun .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
298*4882a593Smuzhiyun .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
299*4882a593Smuzhiyun .clkdm_add_sleepdep = omap3xxx_clkdm_add_sleepdep,
300*4882a593Smuzhiyun .clkdm_del_sleepdep = omap3xxx_clkdm_del_sleepdep,
301*4882a593Smuzhiyun .clkdm_read_sleepdep = omap3xxx_clkdm_read_sleepdep,
302*4882a593Smuzhiyun .clkdm_clear_all_sleepdeps = omap3xxx_clkdm_clear_all_sleepdeps,
303*4882a593Smuzhiyun .clkdm_sleep = omap3xxx_clkdm_sleep,
304*4882a593Smuzhiyun .clkdm_wakeup = omap3xxx_clkdm_wakeup,
305*4882a593Smuzhiyun .clkdm_allow_idle = omap3xxx_clkdm_allow_idle,
306*4882a593Smuzhiyun .clkdm_deny_idle = omap3xxx_clkdm_deny_idle,
307*4882a593Smuzhiyun .clkdm_clk_enable = omap3xxx_clkdm_clk_enable,
308*4882a593Smuzhiyun .clkdm_clk_disable = omap3xxx_clkdm_clk_disable,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * Context save/restore code - OMAP3 only
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun struct omap3_cm_regs {
315*4882a593Smuzhiyun u32 iva2_cm_clksel1;
316*4882a593Smuzhiyun u32 iva2_cm_clksel2;
317*4882a593Smuzhiyun u32 cm_sysconfig;
318*4882a593Smuzhiyun u32 sgx_cm_clksel;
319*4882a593Smuzhiyun u32 dss_cm_clksel;
320*4882a593Smuzhiyun u32 cam_cm_clksel;
321*4882a593Smuzhiyun u32 per_cm_clksel;
322*4882a593Smuzhiyun u32 emu_cm_clksel;
323*4882a593Smuzhiyun u32 emu_cm_clkstctrl;
324*4882a593Smuzhiyun u32 pll_cm_autoidle;
325*4882a593Smuzhiyun u32 pll_cm_autoidle2;
326*4882a593Smuzhiyun u32 pll_cm_clksel4;
327*4882a593Smuzhiyun u32 pll_cm_clksel5;
328*4882a593Smuzhiyun u32 pll_cm_clken2;
329*4882a593Smuzhiyun u32 cm_polctrl;
330*4882a593Smuzhiyun u32 iva2_cm_fclken;
331*4882a593Smuzhiyun u32 iva2_cm_clken_pll;
332*4882a593Smuzhiyun u32 core_cm_fclken1;
333*4882a593Smuzhiyun u32 core_cm_fclken3;
334*4882a593Smuzhiyun u32 sgx_cm_fclken;
335*4882a593Smuzhiyun u32 wkup_cm_fclken;
336*4882a593Smuzhiyun u32 dss_cm_fclken;
337*4882a593Smuzhiyun u32 cam_cm_fclken;
338*4882a593Smuzhiyun u32 per_cm_fclken;
339*4882a593Smuzhiyun u32 usbhost_cm_fclken;
340*4882a593Smuzhiyun u32 core_cm_iclken1;
341*4882a593Smuzhiyun u32 core_cm_iclken2;
342*4882a593Smuzhiyun u32 core_cm_iclken3;
343*4882a593Smuzhiyun u32 sgx_cm_iclken;
344*4882a593Smuzhiyun u32 wkup_cm_iclken;
345*4882a593Smuzhiyun u32 dss_cm_iclken;
346*4882a593Smuzhiyun u32 cam_cm_iclken;
347*4882a593Smuzhiyun u32 per_cm_iclken;
348*4882a593Smuzhiyun u32 usbhost_cm_iclken;
349*4882a593Smuzhiyun u32 iva2_cm_autoidle2;
350*4882a593Smuzhiyun u32 mpu_cm_autoidle2;
351*4882a593Smuzhiyun u32 iva2_cm_clkstctrl;
352*4882a593Smuzhiyun u32 mpu_cm_clkstctrl;
353*4882a593Smuzhiyun u32 core_cm_clkstctrl;
354*4882a593Smuzhiyun u32 sgx_cm_clkstctrl;
355*4882a593Smuzhiyun u32 dss_cm_clkstctrl;
356*4882a593Smuzhiyun u32 cam_cm_clkstctrl;
357*4882a593Smuzhiyun u32 per_cm_clkstctrl;
358*4882a593Smuzhiyun u32 neon_cm_clkstctrl;
359*4882a593Smuzhiyun u32 usbhost_cm_clkstctrl;
360*4882a593Smuzhiyun u32 core_cm_autoidle1;
361*4882a593Smuzhiyun u32 core_cm_autoidle2;
362*4882a593Smuzhiyun u32 core_cm_autoidle3;
363*4882a593Smuzhiyun u32 wkup_cm_autoidle;
364*4882a593Smuzhiyun u32 dss_cm_autoidle;
365*4882a593Smuzhiyun u32 cam_cm_autoidle;
366*4882a593Smuzhiyun u32 per_cm_autoidle;
367*4882a593Smuzhiyun u32 usbhost_cm_autoidle;
368*4882a593Smuzhiyun u32 sgx_cm_sleepdep;
369*4882a593Smuzhiyun u32 dss_cm_sleepdep;
370*4882a593Smuzhiyun u32 cam_cm_sleepdep;
371*4882a593Smuzhiyun u32 per_cm_sleepdep;
372*4882a593Smuzhiyun u32 usbhost_cm_sleepdep;
373*4882a593Smuzhiyun u32 cm_clkout_ctrl;
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static struct omap3_cm_regs cm_context;
377*4882a593Smuzhiyun
omap3_cm_save_context(void)378*4882a593Smuzhiyun void omap3_cm_save_context(void)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun cm_context.iva2_cm_clksel1 =
381*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
382*4882a593Smuzhiyun cm_context.iva2_cm_clksel2 =
383*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
384*4882a593Smuzhiyun cm_context.cm_sysconfig =
385*4882a593Smuzhiyun omap2_cm_read_mod_reg(OCP_MOD, OMAP3430_CM_SYSCONFIG);
386*4882a593Smuzhiyun cm_context.sgx_cm_clksel =
387*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
388*4882a593Smuzhiyun cm_context.dss_cm_clksel =
389*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
390*4882a593Smuzhiyun cm_context.cam_cm_clksel =
391*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
392*4882a593Smuzhiyun cm_context.per_cm_clksel =
393*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
394*4882a593Smuzhiyun cm_context.emu_cm_clksel =
395*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
396*4882a593Smuzhiyun cm_context.emu_cm_clkstctrl =
397*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * As per erratum i671, ROM code does not respect the PER DPLL
400*4882a593Smuzhiyun * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
401*4882a593Smuzhiyun * In this case, even though this register has been saved in
402*4882a593Smuzhiyun * scratchpad contents, we need to restore AUTO_PERIPH_DPLL
403*4882a593Smuzhiyun * by ourselves. So, we need to save it anyway.
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun cm_context.pll_cm_autoidle =
406*4882a593Smuzhiyun omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
407*4882a593Smuzhiyun cm_context.pll_cm_autoidle2 =
408*4882a593Smuzhiyun omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
409*4882a593Smuzhiyun cm_context.pll_cm_clksel4 =
410*4882a593Smuzhiyun omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
411*4882a593Smuzhiyun cm_context.pll_cm_clksel5 =
412*4882a593Smuzhiyun omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
413*4882a593Smuzhiyun cm_context.pll_cm_clken2 =
414*4882a593Smuzhiyun omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
415*4882a593Smuzhiyun cm_context.cm_polctrl =
416*4882a593Smuzhiyun omap2_cm_read_mod_reg(OCP_MOD, OMAP3430_CM_POLCTRL);
417*4882a593Smuzhiyun cm_context.iva2_cm_fclken =
418*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
419*4882a593Smuzhiyun cm_context.iva2_cm_clken_pll =
420*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
421*4882a593Smuzhiyun cm_context.core_cm_fclken1 =
422*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
423*4882a593Smuzhiyun cm_context.core_cm_fclken3 =
424*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
425*4882a593Smuzhiyun cm_context.sgx_cm_fclken =
426*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
427*4882a593Smuzhiyun cm_context.wkup_cm_fclken =
428*4882a593Smuzhiyun omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
429*4882a593Smuzhiyun cm_context.dss_cm_fclken =
430*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
431*4882a593Smuzhiyun cm_context.cam_cm_fclken =
432*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
433*4882a593Smuzhiyun cm_context.per_cm_fclken =
434*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
435*4882a593Smuzhiyun cm_context.usbhost_cm_fclken =
436*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
437*4882a593Smuzhiyun cm_context.core_cm_iclken1 =
438*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
439*4882a593Smuzhiyun cm_context.core_cm_iclken2 =
440*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
441*4882a593Smuzhiyun cm_context.core_cm_iclken3 =
442*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
443*4882a593Smuzhiyun cm_context.sgx_cm_iclken =
444*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
445*4882a593Smuzhiyun cm_context.wkup_cm_iclken =
446*4882a593Smuzhiyun omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
447*4882a593Smuzhiyun cm_context.dss_cm_iclken =
448*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
449*4882a593Smuzhiyun cm_context.cam_cm_iclken =
450*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
451*4882a593Smuzhiyun cm_context.per_cm_iclken =
452*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
453*4882a593Smuzhiyun cm_context.usbhost_cm_iclken =
454*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
455*4882a593Smuzhiyun cm_context.iva2_cm_autoidle2 =
456*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
457*4882a593Smuzhiyun cm_context.mpu_cm_autoidle2 =
458*4882a593Smuzhiyun omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
459*4882a593Smuzhiyun cm_context.iva2_cm_clkstctrl =
460*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
461*4882a593Smuzhiyun cm_context.mpu_cm_clkstctrl =
462*4882a593Smuzhiyun omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
463*4882a593Smuzhiyun cm_context.core_cm_clkstctrl =
464*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
465*4882a593Smuzhiyun cm_context.sgx_cm_clkstctrl =
466*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
467*4882a593Smuzhiyun cm_context.dss_cm_clkstctrl =
468*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
469*4882a593Smuzhiyun cm_context.cam_cm_clkstctrl =
470*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
471*4882a593Smuzhiyun cm_context.per_cm_clkstctrl =
472*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
473*4882a593Smuzhiyun cm_context.neon_cm_clkstctrl =
474*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
475*4882a593Smuzhiyun cm_context.usbhost_cm_clkstctrl =
476*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
477*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
478*4882a593Smuzhiyun cm_context.core_cm_autoidle1 =
479*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
480*4882a593Smuzhiyun cm_context.core_cm_autoidle2 =
481*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
482*4882a593Smuzhiyun cm_context.core_cm_autoidle3 =
483*4882a593Smuzhiyun omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
484*4882a593Smuzhiyun cm_context.wkup_cm_autoidle =
485*4882a593Smuzhiyun omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
486*4882a593Smuzhiyun cm_context.dss_cm_autoidle =
487*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
488*4882a593Smuzhiyun cm_context.cam_cm_autoidle =
489*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
490*4882a593Smuzhiyun cm_context.per_cm_autoidle =
491*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
492*4882a593Smuzhiyun cm_context.usbhost_cm_autoidle =
493*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
494*4882a593Smuzhiyun cm_context.sgx_cm_sleepdep =
495*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
496*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
497*4882a593Smuzhiyun cm_context.dss_cm_sleepdep =
498*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
499*4882a593Smuzhiyun cm_context.cam_cm_sleepdep =
500*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
501*4882a593Smuzhiyun cm_context.per_cm_sleepdep =
502*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
503*4882a593Smuzhiyun cm_context.usbhost_cm_sleepdep =
504*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
505*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
506*4882a593Smuzhiyun cm_context.cm_clkout_ctrl =
507*4882a593Smuzhiyun omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
508*4882a593Smuzhiyun OMAP3_CM_CLKOUT_CTRL_OFFSET);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
omap3_cm_restore_context(void)511*4882a593Smuzhiyun void omap3_cm_restore_context(void)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
514*4882a593Smuzhiyun CM_CLKSEL1);
515*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
516*4882a593Smuzhiyun CM_CLKSEL2);
517*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cm_sysconfig, OCP_MOD,
518*4882a593Smuzhiyun OMAP3430_CM_SYSCONFIG);
519*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
520*4882a593Smuzhiyun CM_CLKSEL);
521*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
522*4882a593Smuzhiyun CM_CLKSEL);
523*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
524*4882a593Smuzhiyun CM_CLKSEL);
525*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
526*4882a593Smuzhiyun CM_CLKSEL);
527*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
528*4882a593Smuzhiyun CM_CLKSEL1);
529*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
530*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * As per erratum i671, ROM code does not respect the PER DPLL
533*4882a593Smuzhiyun * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
534*4882a593Smuzhiyun * In this case, we need to restore AUTO_PERIPH_DPLL by ourselves.
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle, PLL_MOD,
537*4882a593Smuzhiyun CM_AUTOIDLE);
538*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
539*4882a593Smuzhiyun CM_AUTOIDLE2);
540*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
541*4882a593Smuzhiyun OMAP3430ES2_CM_CLKSEL4);
542*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
543*4882a593Smuzhiyun OMAP3430ES2_CM_CLKSEL5);
544*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
545*4882a593Smuzhiyun OMAP3430ES2_CM_CLKEN2);
546*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cm_polctrl, OCP_MOD,
547*4882a593Smuzhiyun OMAP3430_CM_POLCTRL);
548*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
549*4882a593Smuzhiyun CM_FCLKEN);
550*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
551*4882a593Smuzhiyun OMAP3430_CM_CLKEN_PLL);
552*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
553*4882a593Smuzhiyun CM_FCLKEN1);
554*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
555*4882a593Smuzhiyun OMAP3430ES2_CM_FCLKEN3);
556*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
557*4882a593Smuzhiyun CM_FCLKEN);
558*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
559*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
560*4882a593Smuzhiyun CM_FCLKEN);
561*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
562*4882a593Smuzhiyun CM_FCLKEN);
563*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
564*4882a593Smuzhiyun CM_FCLKEN);
565*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
566*4882a593Smuzhiyun OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
567*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
568*4882a593Smuzhiyun CM_ICLKEN1);
569*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
570*4882a593Smuzhiyun CM_ICLKEN2);
571*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
572*4882a593Smuzhiyun CM_ICLKEN3);
573*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
574*4882a593Smuzhiyun CM_ICLKEN);
575*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
576*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
577*4882a593Smuzhiyun CM_ICLKEN);
578*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
579*4882a593Smuzhiyun CM_ICLKEN);
580*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
581*4882a593Smuzhiyun CM_ICLKEN);
582*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
583*4882a593Smuzhiyun OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
584*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
585*4882a593Smuzhiyun CM_AUTOIDLE2);
586*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
587*4882a593Smuzhiyun CM_AUTOIDLE2);
588*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
589*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
590*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
591*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
592*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
593*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
594*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
595*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
596*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
597*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
598*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
599*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
600*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
601*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
602*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
603*4882a593Smuzhiyun OMAP2_CM_CLKSTCTRL);
604*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
605*4882a593Smuzhiyun OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
606*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
607*4882a593Smuzhiyun CM_AUTOIDLE1);
608*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
609*4882a593Smuzhiyun CM_AUTOIDLE2);
610*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
611*4882a593Smuzhiyun CM_AUTOIDLE3);
612*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
613*4882a593Smuzhiyun CM_AUTOIDLE);
614*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
615*4882a593Smuzhiyun CM_AUTOIDLE);
616*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
617*4882a593Smuzhiyun CM_AUTOIDLE);
618*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
619*4882a593Smuzhiyun CM_AUTOIDLE);
620*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
621*4882a593Smuzhiyun OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
622*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
623*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
624*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
625*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
626*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
627*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
628*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
629*4882a593Smuzhiyun OMAP3430_CM_SLEEPDEP);
630*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
631*4882a593Smuzhiyun OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
632*4882a593Smuzhiyun omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
633*4882a593Smuzhiyun OMAP3_CM_CLKOUT_CTRL_OFFSET);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
omap3_cm_save_scratchpad_contents(u32 * ptr)636*4882a593Smuzhiyun void omap3_cm_save_scratchpad_contents(u32 *ptr)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
639*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
640*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun * As per erratum i671, ROM code does not respect the PER DPLL
644*4882a593Smuzhiyun * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
645*4882a593Smuzhiyun * Then, in any case, clear these bits to avoid extra latencies.
646*4882a593Smuzhiyun */
647*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) &
648*4882a593Smuzhiyun ~OMAP3430_AUTO_PERIPH_DPLL_MASK;
649*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
650*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
651*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
652*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
653*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
654*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
655*4882a593Smuzhiyun *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun *
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static const struct cm_ll_data omap3xxx_cm_ll_data = {
663*4882a593Smuzhiyun .split_idlest_reg = &omap3xxx_cm_split_idlest_reg,
664*4882a593Smuzhiyun .wait_module_ready = &omap3xxx_cm_wait_module_ready,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
omap3xxx_cm_init(const struct omap_prcm_init_data * data)667*4882a593Smuzhiyun int __init omap3xxx_cm_init(const struct omap_prcm_init_data *data)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun omap2_clk_legacy_provider_init(TI_CLKM_CM, cm_base.va +
670*4882a593Smuzhiyun OMAP3430_IVA2_MOD);
671*4882a593Smuzhiyun return cm_register(&omap3xxx_cm_ll_data);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
omap3xxx_cm_exit(void)674*4882a593Smuzhiyun static void __exit omap3xxx_cm_exit(void)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun cm_unregister(&omap3xxx_cm_ll_data);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun __exitcall(omap3xxx_cm_exit);
679