xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/cm2_7xx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DRA7xx CM2 instance offset macros
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Generated by code originally written by:
8*4882a593Smuzhiyun  * Paul Walmsley (paul@pwsan.com)
9*4882a593Smuzhiyun  * Rajendra Nayak (rnayak@ti.com)
10*4882a593Smuzhiyun  * Benoit Cousson (b-cousson@ti.com)
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This file is automatically generated from the OMAP hardware databases.
13*4882a593Smuzhiyun  * We respectfully ask that any modifications to this file be coordinated
14*4882a593Smuzhiyun  * with the public linux-omap@vger.kernel.org mailing list and the
15*4882a593Smuzhiyun  * authors above to ensure that the autogeneration scripts are kept
16*4882a593Smuzhiyun  * up-to-date with the file contents.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP2_CM2_7XX_H
20*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP2_CM2_7XX_H
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* CM2 base address */
23*4882a593Smuzhiyun #define DRA7XX_CM_CORE_BASE		0x4a008000
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DRA7XX_CM_CORE_REGADDR(inst, reg)				\
26*4882a593Smuzhiyun 	OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_BASE + (inst) + (reg))
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* CM_CORE instances */
29*4882a593Smuzhiyun #define DRA7XX_CM_CORE_OCP_SOCKET_INST	0x0000
30*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CKGEN_INST	0x0104
31*4882a593Smuzhiyun #define DRA7XX_CM_CORE_COREAON_INST	0x0600
32*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_INST	0x0700
33*4882a593Smuzhiyun #define DRA7XX_CM_CORE_IVA_INST		0x0f00
34*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CAM_INST		0x1000
35*4882a593Smuzhiyun #define DRA7XX_CM_CORE_DSS_INST		0x1100
36*4882a593Smuzhiyun #define DRA7XX_CM_CORE_GPU_INST		0x1200
37*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L3INIT_INST	0x1300
38*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CUSTEFUSE_INST	0x1600
39*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L4PER_INST	0x1700
40*4882a593Smuzhiyun #define DRA7XX_CM_CORE_RESTORE_INST	0x1e18
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* CM_CORE clockdomain register offsets (from instance start) */
43*4882a593Smuzhiyun #define DRA7XX_CM_CORE_COREAON_COREAON_CDOFFS		0x0000
44*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_L3MAIN1_CDOFFS		0x0000
45*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_IPU2_CDOFFS			0x0200
46*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_DMA_CDOFFS			0x0300
47*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_EMIF_CDOFFS			0x0400
48*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_ATL_CDOFFS			0x0520
49*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_L4CFG_CDOFFS		0x0600
50*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CORE_L3INSTR_CDOFFS		0x0700
51*4882a593Smuzhiyun #define DRA7XX_CM_CORE_IVA_IVA_CDOFFS			0x0000
52*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CAM_CAM_CDOFFS			0x0000
53*4882a593Smuzhiyun #define DRA7XX_CM_CORE_DSS_DSS_CDOFFS			0x0000
54*4882a593Smuzhiyun #define DRA7XX_CM_CORE_GPU_GPU_CDOFFS			0x0000
55*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L3INIT_L3INIT_CDOFFS		0x0000
56*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L3INIT_PCIE_CDOFFS		0x00a0
57*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L3INIT_GMAC_CDOFFS		0x00c0
58*4882a593Smuzhiyun #define DRA7XX_CM_CORE_CUSTEFUSE_CUSTEFUSE_CDOFFS	0x0000
59*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L4PER_L4PER_CDOFFS		0x0000
60*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L4PER_L4SEC_CDOFFS		0x0180
61*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L4PER_L4PER2_CDOFFS		0x01fc
62*4882a593Smuzhiyun #define DRA7XX_CM_CORE_L4PER_L4PER3_CDOFFS		0x0210
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* CM_CORE */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* CM_CORE.OCP_SOCKET_CM_CORE register offsets */
67*4882a593Smuzhiyun #define DRA7XX_REVISION_CM_CORE_OFFSET				0x0000
68*4882a593Smuzhiyun #define DRA7XX_CM_CM_CORE_PROFILING_CLKCTRL_OFFSET		0x0040
69*4882a593Smuzhiyun #define DRA7XX_CM_CM_CORE_PROFILING_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_OCP_SOCKET_INST, 0x0040)
70*4882a593Smuzhiyun #define DRA7XX_CM_CORE_DEBUG_CFG_OFFSET				0x00f0
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* CM_CORE.CKGEN_CM_CORE register offsets */
73*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_USB_60MHZ_OFFSET			0x0000
74*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_USB_60MHZ				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0000)
75*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_DPLL_PER_OFFSET			0x003c
76*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x003c)
77*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_DPLL_PER_OFFSET			0x0040
78*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0040)
79*4882a593Smuzhiyun #define DRA7XX_CM_AUTOIDLE_DPLL_PER_OFFSET			0x0044
80*4882a593Smuzhiyun #define DRA7XX_CM_AUTOIDLE_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0044)
81*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DPLL_PER_OFFSET			0x0048
82*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0048)
83*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_DPLL_PER_OFFSET			0x004c
84*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x004c)
85*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M3_DPLL_PER_OFFSET			0x0050
86*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M3_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0050)
87*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H11_DPLL_PER_OFFSET			0x0054
88*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H11_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0054)
89*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H12_DPLL_PER_OFFSET			0x0058
90*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H12_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0058)
91*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H13_DPLL_PER_OFFSET			0x005c
92*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H13_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x005c)
93*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H14_DPLL_PER_OFFSET			0x0060
94*4882a593Smuzhiyun #define DRA7XX_CM_DIV_H14_DPLL_PER				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0060)
95*4882a593Smuzhiyun #define DRA7XX_CM_SSC_DELTAMSTEP_DPLL_PER_OFFSET		0x0064
96*4882a593Smuzhiyun #define DRA7XX_CM_SSC_MODFREQDIV_DPLL_PER_OFFSET		0x0068
97*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_DPLL_USB_OFFSET			0x007c
98*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_DPLL_USB				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x007c)
99*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_DPLL_USB_OFFSET			0x0080
100*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_DPLL_USB				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0080)
101*4882a593Smuzhiyun #define DRA7XX_CM_AUTOIDLE_DPLL_USB_OFFSET			0x0084
102*4882a593Smuzhiyun #define DRA7XX_CM_AUTOIDLE_DPLL_USB				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0084)
103*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DPLL_USB_OFFSET			0x0088
104*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DPLL_USB				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0088)
105*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_DPLL_USB_OFFSET			0x008c
106*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_DPLL_USB				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x008c)
107*4882a593Smuzhiyun #define DRA7XX_CM_SSC_DELTAMSTEP_DPLL_USB_OFFSET		0x00a4
108*4882a593Smuzhiyun #define DRA7XX_CM_SSC_MODFREQDIV_DPLL_USB_OFFSET		0x00a8
109*4882a593Smuzhiyun #define DRA7XX_CM_CLKDCOLDO_DPLL_USB_OFFSET			0x00b0
110*4882a593Smuzhiyun #define DRA7XX_CM_CLKDCOLDO_DPLL_USB				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x00b0)
111*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_DPLL_PCIE_REF_OFFSET			0x00fc
112*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_DPLL_PCIE_REF				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x00fc)
113*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_DPLL_PCIE_REF_OFFSET			0x0100
114*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_DPLL_PCIE_REF				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0100)
115*4882a593Smuzhiyun #define DRA7XX_CM_AUTOIDLE_DPLL_PCIE_REF_OFFSET			0x0104
116*4882a593Smuzhiyun #define DRA7XX_CM_AUTOIDLE_DPLL_PCIE_REF			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0104)
117*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DPLL_PCIE_REF_OFFSET			0x0108
118*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DPLL_PCIE_REF				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0108)
119*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_DPLL_PCIE_REF_OFFSET			0x010c
120*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_DPLL_PCIE_REF				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x010c)
121*4882a593Smuzhiyun #define DRA7XX_CM_SSC_DELTAMSTEP_DPLL_PCIE_REF_OFFSET		0x0110
122*4882a593Smuzhiyun #define DRA7XX_CM_SSC_MODFREQDIV_DPLL_PCIE_REF_OFFSET		0x0114
123*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_APLL_PCIE_OFFSET			0x0118
124*4882a593Smuzhiyun #define DRA7XX_CM_CLKMODE_APLL_PCIE				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0118)
125*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_APLL_PCIE_OFFSET			0x011c
126*4882a593Smuzhiyun #define DRA7XX_CM_IDLEST_APLL_PCIE				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x011c)
127*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_APLL_PCIE_OFFSET			0x0120
128*4882a593Smuzhiyun #define DRA7XX_CM_DIV_M2_APLL_PCIE				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0120)
129*4882a593Smuzhiyun #define DRA7XX_CM_CLKVCOLDO_APLL_PCIE_OFFSET			0x0124
130*4882a593Smuzhiyun #define DRA7XX_CM_CLKVCOLDO_APLL_PCIE				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CKGEN_INST, 0x0124)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* CM_CORE.COREAON_CM_CORE register offsets */
133*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_CLKSTCTRL_OFFSET			0x0000
134*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_MPU_CLKCTRL_OFFSET	0x0028
135*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_MPU_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0028)
136*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_CORE_CLKCTRL_OFFSET	0x0038
137*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_CORE_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0038)
138*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_USB_PHY1_CORE_CLKCTRL_OFFSET		0x0040
139*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_USB_PHY1_CORE_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0040)
140*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_IO_SRCOMP_CLKCTRL_OFFSET		0x0050
141*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_IO_SRCOMP_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0050)
142*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_GPU_CLKCTRL_OFFSET	0x0058
143*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_GPU_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0058)
144*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_DSPEVE_CLKCTRL_OFFSET	0x0068
145*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_DSPEVE_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0068)
146*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_IVAHD_CLKCTRL_OFFSET	0x0078
147*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_SMARTREFLEX_IVAHD_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0078)
148*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_USB_PHY2_CORE_CLKCTRL_OFFSET		0x0088
149*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_USB_PHY2_CORE_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0088)
150*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_USB_PHY3_CORE_CLKCTRL_OFFSET		0x0098
151*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_USB_PHY3_CORE_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x0098)
152*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE1_CLKCTRL_OFFSET		0x00a0
153*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x00a0)
154*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE2_CLKCTRL_OFFSET		0x00b0
155*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x00b0)
156*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE3_CLKCTRL_OFFSET		0x00c0
157*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE3_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x00c0)
158*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE4_CLKCTRL_OFFSET		0x00d0
159*4882a593Smuzhiyun #define DRA7XX_CM_COREAON_DUMMY_MODULE4_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_COREAON_INST, 0x00d0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* CM_CORE.CORE_CM_CORE register offsets */
162*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_CLKSTCTRL_OFFSET			0x0000
163*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_DYNAMICDEP_OFFSET			0x0008
164*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET		0x0020
165*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0020)
166*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_GPMC_CLKCTRL_OFFSET			0x0028
167*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_GPMC_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0028)
168*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_MMU_EDMA_CLKCTRL_OFFSET		0x0030
169*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_MMU_EDMA_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0030)
170*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_RAM1_CLKCTRL_OFFSET		0x0050
171*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_RAM1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0050)
172*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_RAM2_CLKCTRL_OFFSET		0x0058
173*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_RAM2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0058)
174*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_RAM3_CLKCTRL_OFFSET		0x0060
175*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_RAM3_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0060)
176*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_ROM_CLKCTRL_OFFSET		0x0068
177*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_OCMC_ROM_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0068)
178*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_TPCC_CLKCTRL_OFFSET			0x0070
179*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_TPCC_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0070)
180*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_TPTC1_CLKCTRL_OFFSET			0x0078
181*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_TPTC1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0078)
182*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_TPTC2_CLKCTRL_OFFSET			0x0080
183*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_TPTC2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0080)
184*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_VCP1_CLKCTRL_OFFSET			0x0088
185*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_VCP1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0088)
186*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_VCP2_CLKCTRL_OFFSET			0x0090
187*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_VCP2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0090)
188*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_CME_CLKCTRL_OFFSET		0x0098
189*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_CME_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0098)
190*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_HDMI_CLKCTRL_OFFSET		0x00a0
191*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_HDMI_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00a0)
192*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_ICM_CLKCTRL_OFFSET		0x00a8
193*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_ICM_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00a8)
194*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_IVA2_CLKCTRL_OFFSET		0x00b0
195*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_IVA2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00b0)
196*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_SATA2_CLKCTRL_OFFSET		0x00b8
197*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_SATA2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00b8)
198*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN4_CLKCTRL_OFFSET		0x00c0
199*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN4_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00c0)
200*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN5_CLKCTRL_OFFSET		0x00c8
201*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN5_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00c8)
202*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN6_CLKCTRL_OFFSET		0x00d0
203*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN6_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00d0)
204*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL1_CLKCTRL_OFFSET	0x00d8
205*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL1_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00d8)
206*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL2_CLKCTRL_OFFSET	0x00f0
207*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL2_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00f0)
208*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL3_CLKCTRL_OFFSET	0x00f8
209*4882a593Smuzhiyun #define DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL3_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x00f8)
210*4882a593Smuzhiyun #define DRA7XX_CM_IPU2_CLKSTCTRL_OFFSET				0x0200
211*4882a593Smuzhiyun #define DRA7XX_CM_IPU2_STATICDEP_OFFSET				0x0204
212*4882a593Smuzhiyun #define DRA7XX_CM_IPU2_DYNAMICDEP_OFFSET			0x0208
213*4882a593Smuzhiyun #define DRA7XX_CM_IPU2_IPU2_CLKCTRL_OFFSET			0x0220
214*4882a593Smuzhiyun #define DRA7XX_CM_IPU2_IPU2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0220)
215*4882a593Smuzhiyun #define DRA7XX_CM_DMA_CLKSTCTRL_OFFSET				0x0300
216*4882a593Smuzhiyun #define DRA7XX_CM_DMA_STATICDEP_OFFSET				0x0304
217*4882a593Smuzhiyun #define DRA7XX_CM_DMA_DYNAMICDEP_OFFSET				0x0308
218*4882a593Smuzhiyun #define DRA7XX_CM_DMA_DMA_SYSTEM_CLKCTRL_OFFSET			0x0320
219*4882a593Smuzhiyun #define DRA7XX_CM_DMA_DMA_SYSTEM_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0320)
220*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_CLKSTCTRL_OFFSET				0x0400
221*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_DMM_CLKCTRL_OFFSET			0x0420
222*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_DMM_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0420)
223*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF_OCP_FW_CLKCTRL_OFFSET		0x0428
224*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF_OCP_FW_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0428)
225*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF1_CLKCTRL_OFFSET			0x0430
226*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0430)
227*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF2_CLKCTRL_OFFSET			0x0438
228*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0438)
229*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF_DLL_CLKCTRL_OFFSET			0x0440
230*4882a593Smuzhiyun #define DRA7XX_CM_EMIF_EMIF_DLL_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0440)
231*4882a593Smuzhiyun #define DRA7XX_CM_ATL_ATL_CLKCTRL_OFFSET			0x0500
232*4882a593Smuzhiyun #define DRA7XX_CM_ATL_ATL_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0500)
233*4882a593Smuzhiyun #define DRA7XX_CM_ATL_CLKSTCTRL_OFFSET				0x0520
234*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_CLKSTCTRL_OFFSET			0x0600
235*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_DYNAMICDEP_OFFSET			0x0608
236*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET			0x0620
237*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_L4_CFG_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0620)
238*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPINLOCK_CLKCTRL_OFFSET			0x0628
239*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPINLOCK_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0628)
240*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX1_CLKCTRL_OFFSET			0x0630
241*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0630)
242*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SAR_ROM_CLKCTRL_OFFSET			0x0638
243*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SAR_ROM_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0638)
244*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_OCP2SCP2_CLKCTRL_OFFSET			0x0640
245*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_OCP2SCP2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0640)
246*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX2_CLKCTRL_OFFSET			0x0648
247*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0648)
248*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX3_CLKCTRL_OFFSET			0x0650
249*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX3_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0650)
250*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX4_CLKCTRL_OFFSET			0x0658
251*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX4_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0658)
252*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX5_CLKCTRL_OFFSET			0x0660
253*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX5_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0660)
254*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX6_CLKCTRL_OFFSET			0x0668
255*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX6_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0668)
256*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX7_CLKCTRL_OFFSET			0x0670
257*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX7_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0670)
258*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX8_CLKCTRL_OFFSET			0x0678
259*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX8_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0678)
260*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX9_CLKCTRL_OFFSET			0x0680
261*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX9_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0680)
262*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX10_CLKCTRL_OFFSET		0x0688
263*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX10_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0688)
264*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX11_CLKCTRL_OFFSET		0x0690
265*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX11_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0690)
266*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX12_CLKCTRL_OFFSET		0x0698
267*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX12_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0698)
268*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX13_CLKCTRL_OFFSET		0x06a0
269*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_MAILBOX13_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x06a0)
270*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_RTC_CLKCTRL_OFFSET	0x06a8
271*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_RTC_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x06a8)
272*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_SDRAM_CLKCTRL_OFFSET	0x06b0
273*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_SDRAM_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x06b0)
274*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_WKUP_CLKCTRL_OFFSET	0x06b8
275*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_WKUP_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x06b8)
276*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_IO_DELAY_BLOCK_CLKCTRL_OFFSET		0x06c0
277*4882a593Smuzhiyun #define DRA7XX_CM_L4CFG_IO_DELAY_BLOCK_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x06c0)
278*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_CLKSTCTRL_OFFSET			0x0700
279*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_L3_MAIN_2_CLKCTRL_OFFSET		0x0720
280*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_L3_MAIN_2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0720)
281*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET		0x0728
282*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_L3_INSTR_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0728)
283*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_OCP_WP_NOC_CLKCTRL_OFFSET		0x0740
284*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_OCP_WP_NOC_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0740)
285*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_DLL_AGING_CLKCTRL_OFFSET		0x0748
286*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_DLL_AGING_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0748)
287*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL_OFFSET	0x0750
288*4882a593Smuzhiyun #define DRA7XX_CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CORE_INST, 0x0750)
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* CM_CORE.IVA_CM_CORE register offsets */
291*4882a593Smuzhiyun #define DRA7XX_CM_IVA_CLKSTCTRL_OFFSET				0x0000
292*4882a593Smuzhiyun #define DRA7XX_CM_IVA_STATICDEP_OFFSET				0x0004
293*4882a593Smuzhiyun #define DRA7XX_CM_IVA_DYNAMICDEP_OFFSET				0x0008
294*4882a593Smuzhiyun #define DRA7XX_CM_IVA_IVA_CLKCTRL_OFFSET			0x0020
295*4882a593Smuzhiyun #define DRA7XX_CM_IVA_IVA_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_IVA_INST, 0x0020)
296*4882a593Smuzhiyun #define DRA7XX_CM_IVA_SL2_CLKCTRL_OFFSET			0x0028
297*4882a593Smuzhiyun #define DRA7XX_CM_IVA_SL2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_IVA_INST, 0x0028)
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* CM_CORE.CAM_CM_CORE register offsets */
300*4882a593Smuzhiyun #define DRA7XX_CM_CAM_CLKSTCTRL_OFFSET				0x0000
301*4882a593Smuzhiyun #define DRA7XX_CM_CAM_STATICDEP_OFFSET				0x0004
302*4882a593Smuzhiyun #define DRA7XX_CM_CAM_VIP1_CLKCTRL_OFFSET			0x0020
303*4882a593Smuzhiyun #define DRA7XX_CM_CAM_VIP1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CAM_INST, 0x0020)
304*4882a593Smuzhiyun #define DRA7XX_CM_CAM_VIP2_CLKCTRL_OFFSET			0x0028
305*4882a593Smuzhiyun #define DRA7XX_CM_CAM_VIP2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CAM_INST, 0x0028)
306*4882a593Smuzhiyun #define DRA7XX_CM_CAM_VIP3_CLKCTRL_OFFSET			0x0030
307*4882a593Smuzhiyun #define DRA7XX_CM_CAM_VIP3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CAM_INST, 0x0030)
308*4882a593Smuzhiyun #define DRA7XX_CM_CAM_LVDSRX_CLKCTRL_OFFSET			0x0038
309*4882a593Smuzhiyun #define DRA7XX_CM_CAM_LVDSRX_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CAM_INST, 0x0038)
310*4882a593Smuzhiyun #define DRA7XX_CM_CAM_CSI1_CLKCTRL_OFFSET			0x0040
311*4882a593Smuzhiyun #define DRA7XX_CM_CAM_CSI1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CAM_INST, 0x0040)
312*4882a593Smuzhiyun #define DRA7XX_CM_CAM_CSI2_CLKCTRL_OFFSET			0x0048
313*4882a593Smuzhiyun #define DRA7XX_CM_CAM_CSI2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CAM_INST, 0x0048)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* CM_CORE.DSS_CM_CORE register offsets */
316*4882a593Smuzhiyun #define DRA7XX_CM_DSS_CLKSTCTRL_OFFSET				0x0000
317*4882a593Smuzhiyun #define DRA7XX_CM_DSS_STATICDEP_OFFSET				0x0004
318*4882a593Smuzhiyun #define DRA7XX_CM_DSS_DYNAMICDEP_OFFSET				0x0008
319*4882a593Smuzhiyun #define DRA7XX_CM_DSS_DSS_CLKCTRL_OFFSET			0x0020
320*4882a593Smuzhiyun #define DRA7XX_CM_DSS_DSS_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_DSS_INST, 0x0020)
321*4882a593Smuzhiyun #define DRA7XX_CM_DSS_BB2D_CLKCTRL_OFFSET			0x0030
322*4882a593Smuzhiyun #define DRA7XX_CM_DSS_BB2D_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_DSS_INST, 0x0030)
323*4882a593Smuzhiyun #define DRA7XX_CM_DSS_SDVENC_CLKCTRL_OFFSET			0x003c
324*4882a593Smuzhiyun #define DRA7XX_CM_DSS_SDVENC_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_DSS_INST, 0x003c)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /* CM_CORE.GPU_CM_CORE register offsets */
327*4882a593Smuzhiyun #define DRA7XX_CM_GPU_CLKSTCTRL_OFFSET				0x0000
328*4882a593Smuzhiyun #define DRA7XX_CM_GPU_STATICDEP_OFFSET				0x0004
329*4882a593Smuzhiyun #define DRA7XX_CM_GPU_DYNAMICDEP_OFFSET				0x0008
330*4882a593Smuzhiyun #define DRA7XX_CM_GPU_GPU_CLKCTRL_OFFSET			0x0020
331*4882a593Smuzhiyun #define DRA7XX_CM_GPU_GPU_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_GPU_INST, 0x0020)
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* CM_CORE.L3INIT_CM_CORE register offsets */
334*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_CLKSTCTRL_OFFSET			0x0000
335*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_STATICDEP_OFFSET			0x0004
336*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_DYNAMICDEP_OFFSET			0x0008
337*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_MMC1_CLKCTRL_OFFSET			0x0028
338*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_MMC1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0028)
339*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_MMC2_CLKCTRL_OFFSET			0x0030
340*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_MMC2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0030)
341*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS2_CLKCTRL_OFFSET		0x0040
342*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0040)
343*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS3_CLKCTRL_OFFSET		0x0048
344*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS3_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0048)
345*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS4_CLKCTRL_OFFSET		0x0050
346*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS4_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0050)
347*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_MLB_SS_CLKCTRL_OFFSET			0x0058
348*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_MLB_SS_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0058)
349*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_IEEE1500_2_OCP_CLKCTRL_OFFSET		0x0078
350*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_IEEE1500_2_OCP_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0078)
351*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_SATA_CLKCTRL_OFFSET			0x0088
352*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_SATA_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x0088)
353*4882a593Smuzhiyun #define DRA7XX_CM_PCIE_CLKSTCTRL_OFFSET				0x00a0
354*4882a593Smuzhiyun #define DRA7XX_CM_PCIE_STATICDEP_OFFSET				0x00a4
355*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_PCIESS1_CLKCTRL_OFFSET			0x00b0
356*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_PCIESS1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x00b0)
357*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_PCIESS2_CLKCTRL_OFFSET			0x00b8
358*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_PCIESS2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x00b8)
359*4882a593Smuzhiyun #define DRA7XX_CM_GMAC_CLKSTCTRL_OFFSET				0x00c0
360*4882a593Smuzhiyun #define DRA7XX_CM_GMAC_STATICDEP_OFFSET				0x00c4
361*4882a593Smuzhiyun #define DRA7XX_CM_GMAC_DYNAMICDEP_OFFSET			0x00c8
362*4882a593Smuzhiyun #define DRA7XX_CM_GMAC_GMAC_CLKCTRL_OFFSET			0x00d0
363*4882a593Smuzhiyun #define DRA7XX_CM_GMAC_GMAC_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x00d0)
364*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_OCP2SCP1_CLKCTRL_OFFSET		0x00e0
365*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_OCP2SCP1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x00e0)
366*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_OCP2SCP3_CLKCTRL_OFFSET		0x00e8
367*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_OCP2SCP3_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x00e8)
368*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS1_CLKCTRL_OFFSET		0x00f0
369*4882a593Smuzhiyun #define DRA7XX_CM_L3INIT_USB_OTG_SS1_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L3INIT_INST, 0x00f0)
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /* CM_CORE.CUSTEFUSE_CM_CORE register offsets */
372*4882a593Smuzhiyun #define DRA7XX_CM_CUSTEFUSE_CLKSTCTRL_OFFSET			0x0000
373*4882a593Smuzhiyun #define DRA7XX_CM_CUSTEFUSE_EFUSE_CTRL_CUST_CLKCTRL_OFFSET	0x0020
374*4882a593Smuzhiyun #define DRA7XX_CM_CUSTEFUSE_EFUSE_CTRL_CUST_CLKCTRL		DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_CUSTEFUSE_INST, 0x0020)
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* CM_CORE.L4PER_CM_CORE register offsets */
377*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_CLKSTCTRL_OFFSET			0x0000
378*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_DYNAMICDEP_OFFSET			0x0008
379*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_L4_PER2_CLKCTRL_OFFSET			0x000c
380*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_L4_PER2_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x000c)
381*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_L4_PER3_CLKCTRL_OFFSET			0x0014
382*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_L4_PER3_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0014)
383*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PRUSS1_CLKCTRL_OFFSET			0x0018
384*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PRUSS1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0018)
385*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PRUSS2_CLKCTRL_OFFSET			0x0020
386*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PRUSS2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0020)
387*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER10_CLKCTRL_OFFSET			0x0028
388*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER10_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0028)
389*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER11_CLKCTRL_OFFSET			0x0030
390*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER11_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0030)
391*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER2_CLKCTRL_OFFSET			0x0038
392*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0038)
393*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER3_CLKCTRL_OFFSET			0x0040
394*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0040)
395*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER4_CLKCTRL_OFFSET			0x0048
396*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0048)
397*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER9_CLKCTRL_OFFSET			0x0050
398*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_TIMER9_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0050)
399*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_ELM_CLKCTRL_OFFSET			0x0058
400*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_ELM_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0058)
401*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO2_CLKCTRL_OFFSET			0x0060
402*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0060)
403*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO3_CLKCTRL_OFFSET			0x0068
404*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0068)
405*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO4_CLKCTRL_OFFSET			0x0070
406*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0070)
407*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO5_CLKCTRL_OFFSET			0x0078
408*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO5_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0078)
409*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO6_CLKCTRL_OFFSET			0x0080
410*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO6_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0080)
411*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_HDQ1W_CLKCTRL_OFFSET			0x0088
412*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_HDQ1W_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0088)
413*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PWMSS2_CLKCTRL_OFFSET			0x0090
414*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PWMSS2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0090)
415*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PWMSS3_CLKCTRL_OFFSET			0x0098
416*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PWMSS3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0098)
417*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C1_CLKCTRL_OFFSET			0x00a0
418*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00a0)
419*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C2_CLKCTRL_OFFSET			0x00a8
420*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00a8)
421*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C3_CLKCTRL_OFFSET			0x00b0
422*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00b0)
423*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C4_CLKCTRL_OFFSET			0x00b8
424*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_I2C4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00b8)
425*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_L4_PER1_CLKCTRL_OFFSET			0x00c0
426*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_L4_PER1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00c0)
427*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PWMSS1_CLKCTRL_OFFSET			0x00c4
428*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_PWMSS1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00c4)
429*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER13_CLKCTRL_OFFSET			0x00c8
430*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER13_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00c8)
431*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER14_CLKCTRL_OFFSET			0x00d0
432*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER14_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00d0)
433*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER15_CLKCTRL_OFFSET			0x00d8
434*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER15_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00d8)
435*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI1_CLKCTRL_OFFSET			0x00f0
436*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00f0)
437*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI2_CLKCTRL_OFFSET			0x00f8
438*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x00f8)
439*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI3_CLKCTRL_OFFSET			0x0100
440*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0100)
441*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI4_CLKCTRL_OFFSET			0x0108
442*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MCSPI4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0108)
443*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO7_CLKCTRL_OFFSET			0x0110
444*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO7_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0110)
445*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO8_CLKCTRL_OFFSET			0x0118
446*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_GPIO8_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0118)
447*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MMC3_CLKCTRL_OFFSET			0x0120
448*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MMC3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0120)
449*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MMC4_CLKCTRL_OFFSET			0x0128
450*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_MMC4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0128)
451*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER16_CLKCTRL_OFFSET			0x0130
452*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_TIMER16_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0130)
453*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_QSPI_CLKCTRL_OFFSET			0x0138
454*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_QSPI_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0138)
455*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART1_CLKCTRL_OFFSET			0x0140
456*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0140)
457*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART2_CLKCTRL_OFFSET			0x0148
458*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0148)
459*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART3_CLKCTRL_OFFSET			0x0150
460*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0150)
461*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART4_CLKCTRL_OFFSET			0x0158
462*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0158)
463*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP2_CLKCTRL_OFFSET			0x0160
464*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0160)
465*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP3_CLKCTRL_OFFSET			0x0168
466*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP3_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0168)
467*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART5_CLKCTRL_OFFSET			0x0170
468*4882a593Smuzhiyun #define DRA7XX_CM_L4PER_UART5_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0170)
469*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP5_CLKCTRL_OFFSET			0x0178
470*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP5_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0178)
471*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_CLKSTCTRL_OFFSET			0x0180
472*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_STATICDEP_OFFSET			0x0184
473*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_DYNAMICDEP_OFFSET			0x0188
474*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP8_CLKCTRL_OFFSET			0x0190
475*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP8_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0190)
476*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP4_CLKCTRL_OFFSET			0x0198
477*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP4_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0198)
478*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_AES1_CLKCTRL_OFFSET			0x01a0
479*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_AES1_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01a0)
480*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_AES2_CLKCTRL_OFFSET			0x01a8
481*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_AES2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01a8)
482*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_DES3DES_CLKCTRL_OFFSET			0x01b0
483*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_DES3DES_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01b0)
484*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_FPKA_CLKCTRL_OFFSET			0x01b8
485*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_FPKA_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01b8)
486*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_RNG_CLKCTRL_OFFSET			0x01c0
487*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_RNG_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01c0)
488*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_SHA2MD51_CLKCTRL_OFFSET			0x01c8
489*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_SHA2MD51_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01c8)
490*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_UART7_CLKCTRL_OFFSET			0x01d0
491*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_UART7_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01d0)
492*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_DMA_CRYPTO_CLKCTRL_OFFSET		0x01d8
493*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_DMA_CRYPTO_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01d8)
494*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_UART8_CLKCTRL_OFFSET			0x01e0
495*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_UART8_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01e0)
496*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_UART9_CLKCTRL_OFFSET			0x01e8
497*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_UART9_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01e8)
498*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_DCAN2_CLKCTRL_OFFSET			0x01f0
499*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_DCAN2_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01f0)
500*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_SHA2MD52_CLKCTRL_OFFSET			0x01f8
501*4882a593Smuzhiyun #define DRA7XX_CM_L4SEC_SHA2MD52_CLKCTRL			DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x01f8)
502*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_CLKSTCTRL_OFFSET			0x01fc
503*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_DYNAMICDEP_OFFSET			0x0200
504*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP6_CLKCTRL_OFFSET			0x0204
505*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP6_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0204)
506*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP7_CLKCTRL_OFFSET			0x0208
507*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_MCASP7_CLKCTRL				DRA7XX_CM_CORE_REGADDR(DRA7XX_CM_CORE_L4PER_INST, 0x0208)
508*4882a593Smuzhiyun #define DRA7XX_CM_L4PER2_STATICDEP_OFFSET			0x020c
509*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_CLKSTCTRL_OFFSET			0x0210
510*4882a593Smuzhiyun #define DRA7XX_CM_L4PER3_DYNAMICDEP_OFFSET			0x0214
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #endif
513