xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap1/pm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * arch/arm/mach-omap1/pm.h
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Header file for OMAP1 Power Management Routines
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: MontaVista Software, Inc.
7*4882a593Smuzhiyun  *	   support@mvista.com
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2002 MontaVista Software Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Cleanup 2004 for Linux 2.6 by Dirk Behme <dirk.behme@de.bosch.com>
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
14*4882a593Smuzhiyun  * under the terms of the GNU General Public License as published by the
15*4882a593Smuzhiyun  * Free Software Foundation; either version 2 of the License, or (at your
16*4882a593Smuzhiyun  * option) any later version.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
19*4882a593Smuzhiyun  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
20*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
21*4882a593Smuzhiyun  * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22*4882a593Smuzhiyun  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23*4882a593Smuzhiyun  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
24*4882a593Smuzhiyun  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
25*4882a593Smuzhiyun  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27*4882a593Smuzhiyun  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License along
30*4882a593Smuzhiyun  * with this program; if not, write to the Free Software Foundation, Inc.,
31*4882a593Smuzhiyun  * 675 Mass Ave, Cambridge, MA 02139, USA.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP1_PM_H
35*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP1_PM_H
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * ----------------------------------------------------------------------------
39*4882a593Smuzhiyun  * Register and offset definitions to be used in PM assembler code
40*4882a593Smuzhiyun  * ----------------------------------------------------------------------------
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun #define CLKGEN_REG_ASM_BASE		OMAP1_IO_ADDRESS(0xfffece00)
43*4882a593Smuzhiyun #define ARM_IDLECT1_ASM_OFFSET		0x04
44*4882a593Smuzhiyun #define ARM_IDLECT2_ASM_OFFSET		0x08
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define TCMIF_ASM_BASE			OMAP1_IO_ADDRESS(0xfffecc00)
47*4882a593Smuzhiyun #define EMIFS_CONFIG_ASM_OFFSET		0x0c
48*4882a593Smuzhiyun #define EMIFF_SDRAM_CONFIG_ASM_OFFSET	0x20
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * ----------------------------------------------------------------------------
52*4882a593Smuzhiyun  * Power management bitmasks
53*4882a593Smuzhiyun  * ----------------------------------------------------------------------------
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun #define IDLE_WAIT_CYCLES		0x00000fff
56*4882a593Smuzhiyun #define PERIPHERAL_ENABLE		0x2
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define SELF_REFRESH_MODE		0x0c000001
59*4882a593Smuzhiyun #define IDLE_EMIFS_REQUEST		0xc
60*4882a593Smuzhiyun #define MODEM_32K_EN			0x1
61*4882a593Smuzhiyun #define PER_EN				0x1
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define CPU_SUSPEND_SIZE		200
64*4882a593Smuzhiyun #define ULPD_LOW_PWR_EN			0x0001
65*4882a593Smuzhiyun #define ULPD_DEEP_SLEEP_TRANSITION_EN	0x0010
66*4882a593Smuzhiyun #define ULPD_SETUP_ANALOG_CELL_3_VAL	0
67*4882a593Smuzhiyun #define ULPD_POWER_CTRL_REG_VAL		0x0219
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define DSP_IDLE_DELAY			10
70*4882a593Smuzhiyun #define DSP_IDLE			0x0040
71*4882a593Smuzhiyun #define DSP_RST				0x0004
72*4882a593Smuzhiyun #define DSP_ENABLE			0x0002
73*4882a593Smuzhiyun #define SUFFICIENT_DSP_RESET_TIME	1000
74*4882a593Smuzhiyun #define DEFAULT_MPUI_CONFIG		0x05cf
75*4882a593Smuzhiyun #define ENABLE_XORCLK			0x2
76*4882a593Smuzhiyun #define DSP_CLOCK_ENABLE		0x2000
77*4882a593Smuzhiyun #define DSP_IDLE_MODE			0x2
78*4882a593Smuzhiyun #define TC_IDLE_REQUEST			(0x0000000c)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define IRQ_LEVEL2			(1<<0)
81*4882a593Smuzhiyun #define IRQ_KEYBOARD			(1<<1)
82*4882a593Smuzhiyun #define IRQ_UART2			(1<<15)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define PDE_BIT				0x08
85*4882a593Smuzhiyun #define PWD_EN_BIT			0x04
86*4882a593Smuzhiyun #define EN_PERCK_BIT			0x04
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define OMAP1510_DEEP_SLEEP_REQUEST	0x0ec7
89*4882a593Smuzhiyun #define OMAP1510_BIG_SLEEP_REQUEST	0x0cc5
90*4882a593Smuzhiyun #define OMAP1510_IDLE_LOOP_REQUEST	0x0c00
91*4882a593Smuzhiyun #define OMAP1510_IDLE_CLOCK_DOMAINS	0x2
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Both big sleep and deep sleep use same values. Difference is in ULPD. */
94*4882a593Smuzhiyun #define OMAP1610_IDLECT1_SLEEP_VAL	0x13c7
95*4882a593Smuzhiyun #define OMAP1610_IDLECT2_SLEEP_VAL	0x09c7
96*4882a593Smuzhiyun #define OMAP1610_IDLECT3_VAL		0x3f
97*4882a593Smuzhiyun #define OMAP1610_IDLECT3_SLEEP_ORMASK	0x2c
98*4882a593Smuzhiyun #define OMAP1610_IDLECT3		0xfffece24
99*4882a593Smuzhiyun #define OMAP1610_IDLE_LOOP_REQUEST	0x0400
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define OMAP7XX_IDLECT1_SLEEP_VAL	0x16c7
102*4882a593Smuzhiyun #define OMAP7XX_IDLECT2_SLEEP_VAL	0x09c7
103*4882a593Smuzhiyun #define OMAP7XX_IDLECT3_VAL		0x3f
104*4882a593Smuzhiyun #define OMAP7XX_IDLECT3		0xfffece24
105*4882a593Smuzhiyun #define OMAP7XX_IDLE_LOOP_REQUEST	0x0C00
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #if     !defined(CONFIG_ARCH_OMAP730) && \
108*4882a593Smuzhiyun 	!defined(CONFIG_ARCH_OMAP850) && \
109*4882a593Smuzhiyun 	!defined(CONFIG_ARCH_OMAP15XX) && \
110*4882a593Smuzhiyun 	!defined(CONFIG_ARCH_OMAP16XX)
111*4882a593Smuzhiyun #warning "Power management for this processor not implemented yet"
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifndef __ASSEMBLER__
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #include <linux/clk.h>
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun extern struct kset power_subsys;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun extern void prevent_idle_sleep(void);
121*4882a593Smuzhiyun extern void allow_idle_sleep(void);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun extern void omap1_pm_idle(void);
124*4882a593Smuzhiyun extern void omap1_pm_suspend(void);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun extern void omap7xx_cpu_suspend(unsigned long, unsigned long);
127*4882a593Smuzhiyun extern void omap1510_cpu_suspend(unsigned long, unsigned long);
128*4882a593Smuzhiyun extern void omap1610_cpu_suspend(unsigned long, unsigned long);
129*4882a593Smuzhiyun extern void omap7xx_idle_loop_suspend(void);
130*4882a593Smuzhiyun extern void omap1510_idle_loop_suspend(void);
131*4882a593Smuzhiyun extern void omap1610_idle_loop_suspend(void);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun extern unsigned int omap7xx_cpu_suspend_sz;
134*4882a593Smuzhiyun extern unsigned int omap1510_cpu_suspend_sz;
135*4882a593Smuzhiyun extern unsigned int omap1610_cpu_suspend_sz;
136*4882a593Smuzhiyun extern unsigned int omap7xx_idle_loop_suspend_sz;
137*4882a593Smuzhiyun extern unsigned int omap1510_idle_loop_suspend_sz;
138*4882a593Smuzhiyun extern unsigned int omap1610_idle_loop_suspend_sz;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #ifdef CONFIG_OMAP_SERIAL_WAKE
141*4882a593Smuzhiyun extern void omap_serial_wake_trigger(int enable);
142*4882a593Smuzhiyun #else
143*4882a593Smuzhiyun #define omap_serial_wakeup_init()	{}
144*4882a593Smuzhiyun #define omap_serial_wake_trigger(x)	{}
145*4882a593Smuzhiyun #endif	/* CONFIG_OMAP_SERIAL_WAKE */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define ARM_SAVE(x) arm_sleep_save[ARM_SLEEP_SAVE_##x] = omap_readl(x)
148*4882a593Smuzhiyun #define ARM_RESTORE(x) omap_writel((arm_sleep_save[ARM_SLEEP_SAVE_##x]), (x))
149*4882a593Smuzhiyun #define ARM_SHOW(x) arm_sleep_save[ARM_SLEEP_SAVE_##x]
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DSP_SAVE(x) dsp_sleep_save[DSP_SLEEP_SAVE_##x] = __raw_readw(x)
152*4882a593Smuzhiyun #define DSP_RESTORE(x) __raw_writew((dsp_sleep_save[DSP_SLEEP_SAVE_##x]), (x))
153*4882a593Smuzhiyun #define DSP_SHOW(x) dsp_sleep_save[DSP_SLEEP_SAVE_##x]
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define ULPD_SAVE(x) ulpd_sleep_save[ULPD_SLEEP_SAVE_##x] = omap_readw(x)
156*4882a593Smuzhiyun #define ULPD_RESTORE(x) omap_writew((ulpd_sleep_save[ULPD_SLEEP_SAVE_##x]), (x))
157*4882a593Smuzhiyun #define ULPD_SHOW(x) ulpd_sleep_save[ULPD_SLEEP_SAVE_##x]
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define MPUI7XX_SAVE(x) mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_##x] = omap_readl(x)
160*4882a593Smuzhiyun #define MPUI7XX_RESTORE(x) omap_writel((mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_##x]), (x))
161*4882a593Smuzhiyun #define MPUI7XX_SHOW(x) mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_##x]
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define MPUI1510_SAVE(x) mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_##x] = omap_readl(x)
164*4882a593Smuzhiyun #define MPUI1510_RESTORE(x) omap_writel((mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_##x]), (x))
165*4882a593Smuzhiyun #define MPUI1510_SHOW(x) mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_##x]
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define MPUI1610_SAVE(x) mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_##x] = omap_readl(x)
168*4882a593Smuzhiyun #define MPUI1610_RESTORE(x) omap_writel((mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_##x]), (x))
169*4882a593Smuzhiyun #define MPUI1610_SHOW(x) mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_##x]
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun  * List of global OMAP registers to preserve.
173*4882a593Smuzhiyun  * More ones like CP and general purpose register values are preserved
174*4882a593Smuzhiyun  * with the stack pointer in sleep.S.
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun enum arm_save_state {
178*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_START = 0,
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * MPU control registers 32 bits
181*4882a593Smuzhiyun 	 */
182*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_CKCTL,
183*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_IDLECT1,
184*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_IDLECT2,
185*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_IDLECT3,
186*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_EWUPCT,
187*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_RSTCT1,
188*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_RSTCT2,
189*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_ARM_SYSST,
190*4882a593Smuzhiyun 	ARM_SLEEP_SAVE_SIZE
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun enum dsp_save_state {
194*4882a593Smuzhiyun 	DSP_SLEEP_SAVE_START = 0,
195*4882a593Smuzhiyun 	/*
196*4882a593Smuzhiyun 	 * DSP registers 16 bits
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 	DSP_SLEEP_SAVE_DSP_IDLECT2,
199*4882a593Smuzhiyun 	DSP_SLEEP_SAVE_SIZE
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun enum ulpd_save_state {
203*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_START = 0,
204*4882a593Smuzhiyun 	/*
205*4882a593Smuzhiyun 	 * ULPD registers 16 bits
206*4882a593Smuzhiyun 	 */
207*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_ULPD_IT_STATUS,
208*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_ULPD_CLOCK_CTRL,
209*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_ULPD_SOFT_REQ,
210*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_ULPD_STATUS_REQ,
211*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_ULPD_DPLL_CTRL,
212*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_ULPD_POWER_CTRL,
213*4882a593Smuzhiyun 	ULPD_SLEEP_SAVE_SIZE
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun enum mpui1510_save_state {
217*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_START = 0,
218*4882a593Smuzhiyun 	/*
219*4882a593Smuzhiyun 	 * MPUI registers 32 bits
220*4882a593Smuzhiyun 	 */
221*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_MPUI_CTRL,
222*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_MPUI_DSP_BOOT_CONFIG,
223*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_MPUI_DSP_API_CONFIG,
224*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_MPUI_DSP_STATUS,
225*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_EMIFF_SDRAM_CONFIG,
226*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_EMIFS_CONFIG,
227*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_OMAP_IH1_MIR,
228*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_OMAP_IH2_MIR,
229*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP15XX)
230*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_SIZE
231*4882a593Smuzhiyun #else
232*4882a593Smuzhiyun 	MPUI1510_SLEEP_SAVE_SIZE = 0
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun enum mpui7xx_save_state {
237*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_START = 0,
238*4882a593Smuzhiyun 	/*
239*4882a593Smuzhiyun 	 * MPUI registers 32 bits
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_MPUI_CTRL,
242*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_MPUI_DSP_BOOT_CONFIG,
243*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_MPUI_DSP_API_CONFIG,
244*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_MPUI_DSP_STATUS,
245*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_EMIFF_SDRAM_CONFIG,
246*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_EMIFS_CONFIG,
247*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_OMAP_IH1_MIR,
248*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_OMAP_IH2_0_MIR,
249*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_OMAP_IH2_1_MIR,
250*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
251*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_SIZE
252*4882a593Smuzhiyun #else
253*4882a593Smuzhiyun 	MPUI7XX_SLEEP_SAVE_SIZE = 0
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun enum mpui1610_save_state {
258*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_START = 0,
259*4882a593Smuzhiyun 	/*
260*4882a593Smuzhiyun 	 * MPUI registers 32 bits
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_MPUI_CTRL,
263*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_MPUI_DSP_BOOT_CONFIG,
264*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_MPUI_DSP_API_CONFIG,
265*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_MPUI_DSP_STATUS,
266*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_EMIFF_SDRAM_CONFIG,
267*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_EMIFS_CONFIG,
268*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_OMAP_IH1_MIR,
269*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_OMAP_IH2_0_MIR,
270*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_OMAP_IH2_1_MIR,
271*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_OMAP_IH2_2_MIR,
272*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_OMAP_IH2_3_MIR,
273*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP16XX)
274*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_SIZE
275*4882a593Smuzhiyun #else
276*4882a593Smuzhiyun 	MPUI1610_SLEEP_SAVE_SIZE = 0
277*4882a593Smuzhiyun #endif
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #endif /* ASSEMBLER */
281*4882a593Smuzhiyun #endif /* __ASM_ARCH_OMAP_PM_H */
282