xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap1/mux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/mach-omap1/mux.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * OMAP1 pin multiplexing configurations
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2003 - 2008 Nokia Corporation
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Written by Tony Lindgren
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <mach/hardware.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <mach/mux.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifdef CONFIG_OMAP_MUX
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static struct omap_mux_cfg arch_mux_cfg;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
25*4882a593Smuzhiyun static struct pin_config omap7xx_pins[] = {
26*4882a593Smuzhiyun MUX_CFG_7XX("E2_7XX_KBR0",        12,   21,    0,   20,   1, 0)
27*4882a593Smuzhiyun MUX_CFG_7XX("J7_7XX_KBR1",        12,   25,    0,   24,   1, 0)
28*4882a593Smuzhiyun MUX_CFG_7XX("E1_7XX_KBR2",        12,   29,    0,   28,   1, 0)
29*4882a593Smuzhiyun MUX_CFG_7XX("F3_7XX_KBR3",        13,    1,    0,    0,   1, 0)
30*4882a593Smuzhiyun MUX_CFG_7XX("D2_7XX_KBR4",        13,    5,    0,    4,   1, 0)
31*4882a593Smuzhiyun MUX_CFG_7XX("C2_7XX_KBC0",        13,    9,    0,    8,   1, 0)
32*4882a593Smuzhiyun MUX_CFG_7XX("D3_7XX_KBC1",        13,   13,    0,   12,   1, 0)
33*4882a593Smuzhiyun MUX_CFG_7XX("E4_7XX_KBC2",        13,   17,    0,   16,   1, 0)
34*4882a593Smuzhiyun MUX_CFG_7XX("F4_7XX_KBC3",        13,   21,    0,   20,   1, 0)
35*4882a593Smuzhiyun MUX_CFG_7XX("E3_7XX_KBC4",        13,   25,    0,   24,   1, 0)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun MUX_CFG_7XX("AA17_7XX_USB_DM",     2,   21,    0,   20,   0, 0)
38*4882a593Smuzhiyun MUX_CFG_7XX("W16_7XX_USB_PU_EN",   2,   25,    0,   24,   0, 0)
39*4882a593Smuzhiyun MUX_CFG_7XX("W17_7XX_USB_VBUSI",   2,   29,    6,   28,   1, 0)
40*4882a593Smuzhiyun MUX_CFG_7XX("W18_7XX_USB_DMCK_OUT",3,    3,    1,    2,   0, 0)
41*4882a593Smuzhiyun MUX_CFG_7XX("W19_7XX_USB_DCRST",   3,    7,    1,    6,   0, 0)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* MMC Pins */
44*4882a593Smuzhiyun MUX_CFG_7XX("MMC_7XX_CMD",         2,    9,    0,    8,   1, 0)
45*4882a593Smuzhiyun MUX_CFG_7XX("MMC_7XX_CLK",         2,   13,    0,   12,   1, 0)
46*4882a593Smuzhiyun MUX_CFG_7XX("MMC_7XX_DAT0",        2,   17,    0,   16,   1, 0)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* I2C interface */
49*4882a593Smuzhiyun MUX_CFG_7XX("I2C_7XX_SCL",         5,    1,    0,    0,   1, 0)
50*4882a593Smuzhiyun MUX_CFG_7XX("I2C_7XX_SDA",         5,    5,    0,    0,   1, 0)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* SPI pins */
53*4882a593Smuzhiyun MUX_CFG_7XX("SPI_7XX_1",           6,    5,    4,    4,   1, 0)
54*4882a593Smuzhiyun MUX_CFG_7XX("SPI_7XX_2",           6,    9,    4,    8,   1, 0)
55*4882a593Smuzhiyun MUX_CFG_7XX("SPI_7XX_3",           6,   13,    4,   12,   1, 0)
56*4882a593Smuzhiyun MUX_CFG_7XX("SPI_7XX_4",           6,   17,    4,   16,   1, 0)
57*4882a593Smuzhiyun MUX_CFG_7XX("SPI_7XX_5",           8,   25,    0,   24,   0, 0)
58*4882a593Smuzhiyun MUX_CFG_7XX("SPI_7XX_6",           9,    5,    0,    4,   0, 0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* UART pins */
61*4882a593Smuzhiyun MUX_CFG_7XX("UART_7XX_1",          3,   21,    0,   20,   0, 0)
62*4882a593Smuzhiyun MUX_CFG_7XX("UART_7XX_2",          8,    1,    6,    0,   0, 0)
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun #define OMAP7XX_PINS_SZ		ARRAY_SIZE(omap7xx_pins)
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun #define omap7xx_pins		NULL
67*4882a593Smuzhiyun #define OMAP7XX_PINS_SZ		0
68*4882a593Smuzhiyun #endif	/* CONFIG_ARCH_OMAP730 || CONFIG_ARCH_OMAP850 */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
71*4882a593Smuzhiyun static struct pin_config omap1xxx_pins[] = {
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  *	 description		mux  mode   mux	 pull pull  pull  pu_pd	 pu  dbg
74*4882a593Smuzhiyun  *				reg  offset mode reg  bit   ena	  reg
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun MUX_CFG("UART1_TX",		 9,   21,    1,	  2,   3,   0,	 NA,	 0,  0)
77*4882a593Smuzhiyun MUX_CFG("UART1_RTS",		 9,   12,    1,	  2,   0,   0,	 NA,	 0,  0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* UART2 (COM_UART_GATING), conflicts with USB2 */
80*4882a593Smuzhiyun MUX_CFG("UART2_TX",		 C,   27,    1,	  3,   3,   0,	 NA,	 0,  0)
81*4882a593Smuzhiyun MUX_CFG("UART2_RX",		 C,   18,    0,	  3,   1,   1,	 NA,	 0,  0)
82*4882a593Smuzhiyun MUX_CFG("UART2_CTS",		 C,   21,    0,	  3,   1,   1,	 NA,	 0,  0)
83*4882a593Smuzhiyun MUX_CFG("UART2_RTS",		 C,   24,    1,	  3,   2,   0,	 NA,	 0,  0)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* UART3 (GIGA_UART_GATING) */
86*4882a593Smuzhiyun MUX_CFG("UART3_TX",		 6,    0,    1,	  0,  30,   0,	 NA,	 0,  0)
87*4882a593Smuzhiyun MUX_CFG("UART3_RX",		 6,    3,    0,	  0,  31,   1,	 NA,	 0,  0)
88*4882a593Smuzhiyun MUX_CFG("UART3_CTS",		 5,   12,    2,	  0,  24,   0,	 NA,	 0,  0)
89*4882a593Smuzhiyun MUX_CFG("UART3_RTS",		 5,   15,    2,	  0,  25,   0,	 NA,	 0,  0)
90*4882a593Smuzhiyun MUX_CFG("UART3_CLKREQ",		 9,   27,    0,	  2,   5,   0,	 NA,	 0,  0)
91*4882a593Smuzhiyun MUX_CFG("UART3_BCLK",		 A,    0,    0,	  2,   6,   0,	 NA,	 0,  0)
92*4882a593Smuzhiyun MUX_CFG("Y15_1610_UART3_RTS",	 A,    0,    1,	  2,   6,   0,	 NA,	 0,  0)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* PWT & PWL, conflicts with UART3 */
95*4882a593Smuzhiyun MUX_CFG("PWT",			 6,    0,    2,	  0,  30,   0,	 NA,	 0,  0)
96*4882a593Smuzhiyun MUX_CFG("PWL",			 6,    3,    1,	  0,  31,   1,	 NA,	 0,  0)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* USB internal master generic */
99*4882a593Smuzhiyun MUX_CFG("R18_USB_VBUS",		 7,    9,    2,	  1,  11,   0,	 NA,	 0,  1)
100*4882a593Smuzhiyun MUX_CFG("R18_1510_USB_GPIO0",	 7,    9,    0,	  1,  11,   1,	 NA,	 0,  1)
101*4882a593Smuzhiyun /* works around erratum:  W4_USB_PUEN and W4_USB_PUDIS are switched! */
102*4882a593Smuzhiyun MUX_CFG("W4_USB_PUEN",		 D,    3,    3,	  3,   5,   1,	 NA,	 0,  1)
103*4882a593Smuzhiyun MUX_CFG("W4_USB_CLKO",		 D,    3,    1,	  3,   5,   0,	 NA,	 0,  1)
104*4882a593Smuzhiyun MUX_CFG("W4_USB_HIGHZ",		 D,    3,    4,	  3,   5,   0,	  3,	 0,  1)
105*4882a593Smuzhiyun MUX_CFG("W4_GPIO58",		 D,    3,    7,	  3,   5,   0,	  3,	 0,  1)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* USB1 master */
108*4882a593Smuzhiyun MUX_CFG("USB1_SUSP",		 8,   27,    2,	  1,  27,   0,	 NA,	 0,  1)
109*4882a593Smuzhiyun MUX_CFG("USB1_SE0",		 9,    0,    2,	  1,  28,   0,	 NA,	 0,  1)
110*4882a593Smuzhiyun MUX_CFG("W13_1610_USB1_SE0",	 9,    0,    4,	  1,  28,   0,	 NA,	 0,  1)
111*4882a593Smuzhiyun MUX_CFG("USB1_TXEN",		 9,    3,    2,	  1,  29,   0,	 NA,	 0,  1)
112*4882a593Smuzhiyun MUX_CFG("USB1_TXD",		 9,   24,    1,	  2,   4,   0,	 NA,	 0,  1)
113*4882a593Smuzhiyun MUX_CFG("USB1_VP",		 A,    3,    1,	  2,   7,   0,	 NA,	 0,  1)
114*4882a593Smuzhiyun MUX_CFG("USB1_VM",		 A,    6,    1,	  2,   8,   0,	 NA,	 0,  1)
115*4882a593Smuzhiyun MUX_CFG("USB1_RCV",		 A,    9,    1,	  2,   9,   0,	 NA,	 0,  1)
116*4882a593Smuzhiyun MUX_CFG("USB1_SPEED",		 A,   12,    2,	  2,  10,   0,	 NA,	 0,  1)
117*4882a593Smuzhiyun MUX_CFG("R13_1610_USB1_SPEED",	 A,   12,    5,	  2,  10,   0,	 NA,	 0,  1)
118*4882a593Smuzhiyun MUX_CFG("R13_1710_USB1_SEO",	 A,   12,    5,   2,  10,   0,   NA,     0,  1)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* USB2 master */
121*4882a593Smuzhiyun MUX_CFG("USB2_SUSP",		 B,    3,    1,	  2,  17,   0,	 NA,	 0,  1)
122*4882a593Smuzhiyun MUX_CFG("USB2_VP",		 B,    6,    1,	  2,  18,   0,	 NA,	 0,  1)
123*4882a593Smuzhiyun MUX_CFG("USB2_TXEN",		 B,    9,    1,	  2,  19,   0,	 NA,	 0,  1)
124*4882a593Smuzhiyun MUX_CFG("USB2_VM",		 C,   18,    1,	  3,   0,   0,	 NA,	 0,  1)
125*4882a593Smuzhiyun MUX_CFG("USB2_RCV",		 C,   21,    1,	  3,   1,   0,	 NA,	 0,  1)
126*4882a593Smuzhiyun MUX_CFG("USB2_SE0",		 C,   24,    2,	  3,   2,   0,	 NA,	 0,  1)
127*4882a593Smuzhiyun MUX_CFG("USB2_TXD",		 C,   27,    2,	  3,   3,   0,	 NA,	 0,  1)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* OMAP-1510 GPIO */
130*4882a593Smuzhiyun MUX_CFG("R18_1510_GPIO0",	 7,    9,    0,   1,  11,   1,    0,     0,  1)
131*4882a593Smuzhiyun MUX_CFG("R19_1510_GPIO1",	 7,    6,    0,   1,  10,   1,    0,     0,  1)
132*4882a593Smuzhiyun MUX_CFG("M14_1510_GPIO2",	 7,    3,    0,   1,   9,   1,    0,     0,  1)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* OMAP1610 GPIO */
135*4882a593Smuzhiyun MUX_CFG("P18_1610_GPIO3",	 7,    0,    0,   1,   8,   0,   NA,     0,  1)
136*4882a593Smuzhiyun MUX_CFG("Y15_1610_GPIO17",	 A,    0,    7,   2,   6,   0,   NA,     0,  1)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* OMAP-1710 GPIO */
139*4882a593Smuzhiyun MUX_CFG("R18_1710_GPIO0",        7,    9,    0,   1,  11,   1,    1,     1,  1)
140*4882a593Smuzhiyun MUX_CFG("V2_1710_GPIO10",        F,   27,    1,   4,   3,   1,    4,     1,  1)
141*4882a593Smuzhiyun MUX_CFG("N21_1710_GPIO14",       6,    9,    0,   1,   1,   1,    1,     1,  1)
142*4882a593Smuzhiyun MUX_CFG("W15_1710_GPIO40",       9,   27,    7,   2,   5,   1,    2,     1,  1)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* MPUIO */
145*4882a593Smuzhiyun MUX_CFG("MPUIO2",		 7,   18,    0,	  1,  14,   1,	 NA,	 0,  1)
146*4882a593Smuzhiyun MUX_CFG("N15_1610_MPUIO2",	 7,   18,    0,	  1,  14,   1,	  1,	 0,  1)
147*4882a593Smuzhiyun MUX_CFG("MPUIO4",		 7,   15,    0,	  1,  13,   1,	 NA,	 0,  1)
148*4882a593Smuzhiyun MUX_CFG("MPUIO5",		 7,   12,    0,	  1,  12,   1,	 NA,	 0,  1)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun MUX_CFG("T20_1610_MPUIO5",	 7,   12,    0,	  1,  12,   0,	  3,	 0,  1)
151*4882a593Smuzhiyun MUX_CFG("W11_1610_MPUIO6",	10,   15,    2,	  3,   8,   0,	  3,	 0,  1)
152*4882a593Smuzhiyun MUX_CFG("V10_1610_MPUIO7",	 A,   24,    2,	  2,  14,   0,	  2,	 0,  1)
153*4882a593Smuzhiyun MUX_CFG("W11_1610_MPUIO9",	10,   15,    1,	  3,   8,   0,	  3,	 0,  1)
154*4882a593Smuzhiyun MUX_CFG("V10_1610_MPUIO10",	 A,   24,    1,	  2,  14,   0,	  2,	 0,  1)
155*4882a593Smuzhiyun MUX_CFG("W10_1610_MPUIO11",	 A,   18,    2,	  2,  11,   0,	  2,	 0,  1)
156*4882a593Smuzhiyun MUX_CFG("E20_1610_MPUIO13",	 3,   21,    1,	  0,   7,   0,	  0,	 0,  1)
157*4882a593Smuzhiyun MUX_CFG("U20_1610_MPUIO14",	 9,    6,    6,	  0,  30,   0,	  0,	 0,  1)
158*4882a593Smuzhiyun MUX_CFG("E19_1610_MPUIO15",	 3,   18,    1,	  0,   6,   0,	  0,	 0,  1)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* MCBSP2 */
161*4882a593Smuzhiyun MUX_CFG("MCBSP2_CLKR",		 C,    6,    0,	  2,  27,   1,	 NA,	 0,  1)
162*4882a593Smuzhiyun MUX_CFG("MCBSP2_CLKX",		 C,    9,    0,	  2,  29,   1,	 NA,	 0,  1)
163*4882a593Smuzhiyun MUX_CFG("MCBSP2_DR",		 C,    0,    0,	  2,  26,   1,	 NA,	 0,  1)
164*4882a593Smuzhiyun MUX_CFG("MCBSP2_DX",		 C,   15,    0,	  2,  31,   1,	 NA,	 0,  1)
165*4882a593Smuzhiyun MUX_CFG("MCBSP2_FSR",		 C,   12,    0,	  2,  30,   1,	 NA,	 0,  1)
166*4882a593Smuzhiyun MUX_CFG("MCBSP2_FSX",		 C,    3,    0,	  2,  27,   1,	 NA,	 0,  1)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* MCBSP3 NOTE: Mode must 1 for clock */
169*4882a593Smuzhiyun MUX_CFG("MCBSP3_CLKX",		 9,    3,    1,	  1,  29,   0,	 NA,	 0,  1)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* Misc ballouts */
172*4882a593Smuzhiyun MUX_CFG("BALLOUT_V8_ARMIO3",	 B,   18,    0,	  2,  25,   1,	 NA,	 0,  1)
173*4882a593Smuzhiyun MUX_CFG("N20_HDQ",		 6,   18,    1,   1,   4,   0,    1,     4,  0)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* OMAP-1610 MMC2 */
176*4882a593Smuzhiyun MUX_CFG("W8_1610_MMC2_DAT0",	 B,   21,    6,	  2,  23,   1,	  2,	 1,  1)
177*4882a593Smuzhiyun MUX_CFG("V8_1610_MMC2_DAT1",	 B,   27,    6,	  2,  25,   1,	  2,	 1,  1)
178*4882a593Smuzhiyun MUX_CFG("W15_1610_MMC2_DAT2",	 9,   12,    6,	  2,   5,   1,	  2,	 1,  1)
179*4882a593Smuzhiyun MUX_CFG("R10_1610_MMC2_DAT3",	 B,   18,    6,	  2,  22,   1,	  2,	 1,  1)
180*4882a593Smuzhiyun MUX_CFG("Y10_1610_MMC2_CLK",	 B,    3,    6,	  2,  17,   0,	  2,	 0,  1)
181*4882a593Smuzhiyun MUX_CFG("Y8_1610_MMC2_CMD",	 B,   24,    6,	  2,  24,   1,	  2,	 1,  1)
182*4882a593Smuzhiyun MUX_CFG("V9_1610_MMC2_CMDDIR",	 B,   12,    6,	  2,  20,   0,	  2,	 1,  1)
183*4882a593Smuzhiyun MUX_CFG("V5_1610_MMC2_DATDIR0",	 B,   15,    6,	  2,  21,   0,	  2,	 1,  1)
184*4882a593Smuzhiyun MUX_CFG("W19_1610_MMC2_DATDIR1", 8,   15,    6,	  1,  23,   0,	  1,	 1,  1)
185*4882a593Smuzhiyun MUX_CFG("R18_1610_MMC2_CLKIN",	 7,    9,    6,	  1,  11,   0,	  1,	11,  1)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* OMAP-1610 External Trace Interface */
188*4882a593Smuzhiyun MUX_CFG("M19_1610_ETM_PSTAT0",	 5,   27,    1,	  0,  29,   0,	  0,	 0,  1)
189*4882a593Smuzhiyun MUX_CFG("L15_1610_ETM_PSTAT1",	 5,   24,    1,	  0,  28,   0,	  0,	 0,  1)
190*4882a593Smuzhiyun MUX_CFG("L18_1610_ETM_PSTAT2",	 5,   21,    1,	  0,  27,   0,	  0,	 0,  1)
191*4882a593Smuzhiyun MUX_CFG("L19_1610_ETM_D0",	 5,   18,    1,	  0,  26,   0,	  0,	 0,  1)
192*4882a593Smuzhiyun MUX_CFG("J19_1610_ETM_D6",	 5,    0,    1,	  0,  20,   0,	  0,	 0,  1)
193*4882a593Smuzhiyun MUX_CFG("J18_1610_ETM_D7",	 5,   27,    1,	  0,  19,   0,	  0,	 0,  1)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* OMAP16XX GPIO */
196*4882a593Smuzhiyun MUX_CFG("P20_1610_GPIO4",	 6,   27,    0,	  1,   7,   0,	  1,	 1,  1)
197*4882a593Smuzhiyun MUX_CFG("V9_1610_GPIO7",	 B,   12,    1,	  2,  20,   0,	  2,	 1,  1)
198*4882a593Smuzhiyun MUX_CFG("W8_1610_GPIO9",	 B,   21,    0,	  2,  23,   0,	  2,	 1,  1)
199*4882a593Smuzhiyun MUX_CFG("N20_1610_GPIO11",       6,   18,    0,   1,   4,   0,    1,     1,  1)
200*4882a593Smuzhiyun MUX_CFG("N19_1610_GPIO13",	 6,   12,    0,	  1,   2,   0,	  1,	 1,  1)
201*4882a593Smuzhiyun MUX_CFG("P10_1610_GPIO22",	 C,    0,    7,	  2,  26,   0,	  2,	 1,  1)
202*4882a593Smuzhiyun MUX_CFG("V5_1610_GPIO24",	 B,   15,    7,	  2,  21,   0,	  2,	 1,  1)
203*4882a593Smuzhiyun MUX_CFG("AA20_1610_GPIO_41",	 9,    9,    7,	  1,  31,   0,	  1,	 1,  1)
204*4882a593Smuzhiyun MUX_CFG("W19_1610_GPIO48",	 8,   15,    7,   1,  23,   1,    1,     0,  1)
205*4882a593Smuzhiyun MUX_CFG("M7_1610_GPIO62",	10,    0,    0,   4,  24,   0,    4,     0,  1)
206*4882a593Smuzhiyun MUX_CFG("V14_16XX_GPIO37",	 9,   18,    7,	  2,   2,   0,	  2,	 2,  0)
207*4882a593Smuzhiyun MUX_CFG("R9_16XX_GPIO18",	 C,   18,    7,   3,   0,   0,    3,     0,  0)
208*4882a593Smuzhiyun MUX_CFG("L14_16XX_GPIO49",	 6,    3,    7,   0,  31,   0,    0,    31,  0)
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* OMAP-1610 uWire */
211*4882a593Smuzhiyun MUX_CFG("V19_1610_UWIRE_SCLK",	 8,    6,    0,	  1,  20,   0,	  1,	 1,  1)
212*4882a593Smuzhiyun MUX_CFG("U18_1610_UWIRE_SDI",	 8,    0,    0,	  1,  18,   0,	  1,	 1,  1)
213*4882a593Smuzhiyun MUX_CFG("W21_1610_UWIRE_SDO",	 8,    3,    0,	  1,  19,   0,	  1,	 1,  1)
214*4882a593Smuzhiyun MUX_CFG("N14_1610_UWIRE_CS0",	 8,    9,    1,	  1,  21,   0,	  1,	 1,  1)
215*4882a593Smuzhiyun MUX_CFG("P15_1610_UWIRE_CS3",	 8,   12,    1,	  1,  22,   0,	  1,	 1,  1)
216*4882a593Smuzhiyun MUX_CFG("N15_1610_UWIRE_CS1",	 7,   18,    2,	  1,  14,   0,	 NA,	 0,  1)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* OMAP-1610 SPI */
219*4882a593Smuzhiyun MUX_CFG("U19_1610_SPIF_SCK",	 7,    21,   6,	  1,  15,   0,	  1,	 1,  1)
220*4882a593Smuzhiyun MUX_CFG("U18_1610_SPIF_DIN",	 8,    0,    6,	  1,  18,   1,	  1,	 0,  1)
221*4882a593Smuzhiyun MUX_CFG("P20_1610_SPIF_DIN",	 6,    27,   4,   1,   7,   1,    1,     0,  1)
222*4882a593Smuzhiyun MUX_CFG("W21_1610_SPIF_DOUT",	 8,    3,    6,	  1,  19,   0,	  1,	 0,  1)
223*4882a593Smuzhiyun MUX_CFG("R18_1610_SPIF_DOUT",	 7,    9,    3,	  1,  11,   0,	  1,	 0,  1)
224*4882a593Smuzhiyun MUX_CFG("N14_1610_SPIF_CS0",	 8,    9,    6,	  1,  21,   0,	  1,	 1,  1)
225*4882a593Smuzhiyun MUX_CFG("N15_1610_SPIF_CS1",	 7,    18,   6,	  1,  14,   0,	  1,	 1,  1)
226*4882a593Smuzhiyun MUX_CFG("T19_1610_SPIF_CS2",	 7,    15,   4,	  1,  13,   0,	  1,	 1,  1)
227*4882a593Smuzhiyun MUX_CFG("P15_1610_SPIF_CS3",	 8,    12,   3,	  1,  22,   0,	  1,	 1,  1)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* OMAP-1610 Flash */
230*4882a593Smuzhiyun MUX_CFG("L3_1610_FLASH_CS2B_OE",10,    6,    1,	 NA,   0,   0,	 NA,	 0,  1)
231*4882a593Smuzhiyun MUX_CFG("M8_1610_FLASH_CS2B_WE",10,    3,    1,	 NA,   0,   0,	 NA,	 0,  1)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* First MMC interface, same on 1510, 1610 and 1710 */
234*4882a593Smuzhiyun MUX_CFG("MMC_CMD",		 A,   27,    0,	  2,  15,   1,	  2,	 1,  1)
235*4882a593Smuzhiyun MUX_CFG("MMC_DAT1",		 A,   24,    0,	  2,  14,   1,	  2,	 1,  1)
236*4882a593Smuzhiyun MUX_CFG("MMC_DAT2",		 A,   18,    0,	  2,  12,   1,	  2,	 1,  1)
237*4882a593Smuzhiyun MUX_CFG("MMC_DAT0",		 B,    0,    0,	  2,  16,   1,	  2,	 1,  1)
238*4882a593Smuzhiyun MUX_CFG("MMC_CLK",		 A,   21,    0,	 NA,   0,   0,	 NA,	 0,  1)
239*4882a593Smuzhiyun MUX_CFG("MMC_DAT3",		10,   15,    0,	  3,   8,   1,	  3,	 1,  1)
240*4882a593Smuzhiyun MUX_CFG("M15_1710_MMC_CLKI",	 6,   21,    2,   0,   0,   0,   NA,     0,  1)
241*4882a593Smuzhiyun MUX_CFG("P19_1710_MMC_CMDDIR",	 6,   24,    6,   0,   0,   0,   NA,     0,  1)
242*4882a593Smuzhiyun MUX_CFG("P20_1710_MMC_DATDIR0",	 6,   27,    5,   0,   0,   0,   NA,     0,  1)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* OMAP-1610 USB0 alternate configuration */
245*4882a593Smuzhiyun MUX_CFG("W9_USB0_TXEN",		 B,   9,     5,	  2,  19,   0,	  2,	 0,  1)
246*4882a593Smuzhiyun MUX_CFG("AA9_USB0_VP",		 B,   6,     5,	  2,  18,   0,	  2,	 0,  1)
247*4882a593Smuzhiyun MUX_CFG("Y5_USB0_RCV",		 C,  21,     5,	  3,   1,   0,	  1,	 0,  1)
248*4882a593Smuzhiyun MUX_CFG("R9_USB0_VM",		 C,  18,     5,	  3,   0,   0,	  3,	 0,  1)
249*4882a593Smuzhiyun MUX_CFG("V6_USB0_TXD",		 C,  27,     5,	  3,   3,   0,	  3,	 0,  1)
250*4882a593Smuzhiyun MUX_CFG("W5_USB0_SE0",		 C,  24,     5,	  3,   2,   0,	  3,	 0,  1)
251*4882a593Smuzhiyun MUX_CFG("V9_USB0_SPEED",	 B,  12,     5,	  2,  20,   0,	  2,	 0,  1)
252*4882a593Smuzhiyun MUX_CFG("Y10_USB0_SUSP",	 B,   3,     5,	  2,  17,   0,	  2,	 0,  1)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* USB2 interface */
255*4882a593Smuzhiyun MUX_CFG("W9_USB2_TXEN",		 B,   9,     1,	 NA,   0,   0,	 NA,	 0,  1)
256*4882a593Smuzhiyun MUX_CFG("AA9_USB2_VP",		 B,   6,     1,	 NA,   0,   0,	 NA,	 0,  1)
257*4882a593Smuzhiyun MUX_CFG("Y5_USB2_RCV",		 C,  21,     1,	 NA,   0,   0,	 NA,	 0,  1)
258*4882a593Smuzhiyun MUX_CFG("R9_USB2_VM",		 C,  18,     1,	 NA,   0,   0,	 NA,	 0,  1)
259*4882a593Smuzhiyun MUX_CFG("V6_USB2_TXD",		 C,  27,     2,	 NA,   0,   0,	 NA,	 0,  1)
260*4882a593Smuzhiyun MUX_CFG("W5_USB2_SE0",		 C,  24,     2,	 NA,   0,   0,	 NA,	 0,  1)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* 16XX UART */
263*4882a593Smuzhiyun MUX_CFG("R13_1610_UART1_TX",	 A,  12,     6,	  2,  10,   0,	  2,	10,  1)
264*4882a593Smuzhiyun MUX_CFG("V14_16XX_UART1_RX",	 9,  18,     0,	  2,   2,   0,	  2,	 2,  1)
265*4882a593Smuzhiyun MUX_CFG("R14_1610_UART1_CTS",	 9,  15,     0,	  2,   1,   0,	  2,	 1,  1)
266*4882a593Smuzhiyun MUX_CFG("AA15_1610_UART1_RTS",	 9,  12,     1,	  2,   0,   0,	  2,	 0,  1)
267*4882a593Smuzhiyun MUX_CFG("R9_16XX_UART2_RX",	 C,  18,     0,   3,   0,   0,    3,     0,  1)
268*4882a593Smuzhiyun MUX_CFG("L14_16XX_UART3_RX",	 6,   3,     0,   0,  31,   0,    0,    31,  1)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* I2C interface */
271*4882a593Smuzhiyun MUX_CFG("I2C_SCL",		 7,  24,     0,	 NA,   0,   0,	 NA,	 0,  0)
272*4882a593Smuzhiyun MUX_CFG("I2C_SDA",		 7,  27,     0,	 NA,   0,   0,	 NA,	 0,  0)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* Keypad */
275*4882a593Smuzhiyun MUX_CFG("F18_1610_KBC0",	 3,  15,     0,	  0,   5,   1,	  0,	 0,  0)
276*4882a593Smuzhiyun MUX_CFG("D20_1610_KBC1",	 3,  12,     0,	  0,   4,   1,	  0,	 0,  0)
277*4882a593Smuzhiyun MUX_CFG("D19_1610_KBC2",	 3,   9,     0,	  0,   3,   1,	  0,	 0,  0)
278*4882a593Smuzhiyun MUX_CFG("E18_1610_KBC3",	 3,   6,     0,	  0,   2,   1,	  0,	 0,  0)
279*4882a593Smuzhiyun MUX_CFG("C21_1610_KBC4",	 3,   3,     0,	  0,   1,   1,	  0,	 0,  0)
280*4882a593Smuzhiyun MUX_CFG("G18_1610_KBR0",	 4,   0,     0,	  0,   10,  1,	  0,	 1,  0)
281*4882a593Smuzhiyun MUX_CFG("F19_1610_KBR1",	 3,   27,    0,	  0,   9,   1,	  0,	 1,  0)
282*4882a593Smuzhiyun MUX_CFG("H14_1610_KBR2",	 3,   24,    0,	  0,   8,   1,	  0,	 1,  0)
283*4882a593Smuzhiyun MUX_CFG("E20_1610_KBR3",	 3,   21,    0,	  0,   7,   1,	  0,	 1,  0)
284*4882a593Smuzhiyun MUX_CFG("E19_1610_KBR4",	 3,   18,    0,	  0,   6,   1,	  0,	 1,  0)
285*4882a593Smuzhiyun MUX_CFG("N19_1610_KBR5",	 6,  12,     1,	  1,   2,   1,	  1,	 1,  0)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* Power management */
288*4882a593Smuzhiyun MUX_CFG("T20_1610_LOW_PWR",	 7,   12,    1,	  NA,   0,   0,   NA,	 0,  0)
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* MCLK Settings */
291*4882a593Smuzhiyun MUX_CFG("V5_1710_MCLK_ON",	 B,   15,    0,	  NA,   0,   0,   NA,	 0,  0)
292*4882a593Smuzhiyun MUX_CFG("V5_1710_MCLK_OFF",	 B,   15,    6,	  NA,   0,   0,   NA,	 0,  0)
293*4882a593Smuzhiyun MUX_CFG("R10_1610_MCLK_ON",	 B,   18,    0,	  NA,  22,   0,	  NA,	 1,  0)
294*4882a593Smuzhiyun MUX_CFG("R10_1610_MCLK_OFF",	 B,   18,    6,	  2,   22,   1,	  2,	 1,  1)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* CompactFlash controller, conflicts with MMC1 */
297*4882a593Smuzhiyun MUX_CFG("P11_1610_CF_CD2",	 A,   27,    3,	  2,   15,   1,	  2,	 1,  1)
298*4882a593Smuzhiyun MUX_CFG("R11_1610_CF_IOIS16",	 B,    0,    3,	  2,   16,   1,	  2,	 1,  1)
299*4882a593Smuzhiyun MUX_CFG("V10_1610_CF_IREQ",	 A,   24,    3,	  2,   14,   0,	  2,	 0,  1)
300*4882a593Smuzhiyun MUX_CFG("W10_1610_CF_RESET",	 A,   18,    3,	  2,   12,   1,	  2,	 1,  1)
301*4882a593Smuzhiyun MUX_CFG("W11_1610_CF_CD1",	10,   15,    3,	  3,    8,   1,	  3,	 1,  1)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* parallel camera */
304*4882a593Smuzhiyun MUX_CFG("J15_1610_CAM_LCLK",	 4,   24,    0,   0,  18,   1,    0,     0,  0)
305*4882a593Smuzhiyun MUX_CFG("J18_1610_CAM_D7",	 4,   27,    0,   0,  19,   1,    0,     0,  0)
306*4882a593Smuzhiyun MUX_CFG("J19_1610_CAM_D6",	 5,    0,    0,   0,  20,   1,    0,     0,  0)
307*4882a593Smuzhiyun MUX_CFG("J14_1610_CAM_D5",	 5,    3,    0,   0,  21,   1,    0,     0,  0)
308*4882a593Smuzhiyun MUX_CFG("K18_1610_CAM_D4",	 5,    6,    0,   0,  22,   1,    0,     0,  0)
309*4882a593Smuzhiyun MUX_CFG("K19_1610_CAM_D3",	 5,    9,    0,   0,  23,   1,    0,     0,  0)
310*4882a593Smuzhiyun MUX_CFG("K15_1610_CAM_D2",	 5,   12,    0,   0,  24,   1,    0,     0,  0)
311*4882a593Smuzhiyun MUX_CFG("K14_1610_CAM_D1",	 5,   15,    0,   0,  25,   1,    0,     0,  0)
312*4882a593Smuzhiyun MUX_CFG("L19_1610_CAM_D0",	 5,   18,    0,   0,  26,   1,    0,     0,  0)
313*4882a593Smuzhiyun MUX_CFG("L18_1610_CAM_VS",	 5,   21,    0,   0,  27,   1,    0,     0,  0)
314*4882a593Smuzhiyun MUX_CFG("L15_1610_CAM_HS",	 5,   24,    0,   0,  28,   1,    0,     0,  0)
315*4882a593Smuzhiyun MUX_CFG("M19_1610_CAM_RSTZ",	 5,   27,    0,   0,  29,   0,    0,     0,  0)
316*4882a593Smuzhiyun MUX_CFG("Y15_1610_CAM_OUTCLK",	 A,    0,    6,   2,   6,   0,    2,     0,  0)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* serial camera */
319*4882a593Smuzhiyun MUX_CFG("H19_1610_CAM_EXCLK",	 4,   21,    0,   0,  17,   0,    0,     0,  0)
320*4882a593Smuzhiyun 	/* REVISIT 5912 spec sez CCP_* can't pullup or pulldown ... ? */
321*4882a593Smuzhiyun MUX_CFG("Y12_1610_CCP_CLKP",	 8,   18,    6,   1,  24,   1,    1,     0,  0)
322*4882a593Smuzhiyun MUX_CFG("W13_1610_CCP_CLKM",	 9,    0,    6,   1,  28,   1,    1,     0,  0)
323*4882a593Smuzhiyun MUX_CFG("W14_1610_CCP_DATAP",	 9,   24,    6,   2,   4,   1,    2,     0,  0)
324*4882a593Smuzhiyun MUX_CFG("Y14_1610_CCP_DATAM",	 9,   21,    6,   2,   3,   1,    2,     0,  0)
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun #define OMAP1XXX_PINS_SZ	ARRAY_SIZE(omap1xxx_pins)
327*4882a593Smuzhiyun #else
328*4882a593Smuzhiyun #define omap1xxx_pins		NULL
329*4882a593Smuzhiyun #define OMAP1XXX_PINS_SZ	0
330*4882a593Smuzhiyun #endif	/* CONFIG_ARCH_OMAP15XX || CONFIG_ARCH_OMAP16XX */
331*4882a593Smuzhiyun 
omap1_cfg_reg(const struct pin_config * cfg)332*4882a593Smuzhiyun static int omap1_cfg_reg(const struct pin_config *cfg)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	static DEFINE_SPINLOCK(mux_spin_lock);
335*4882a593Smuzhiyun 	unsigned long flags;
336*4882a593Smuzhiyun 	unsigned int reg_orig = 0, reg = 0, pu_pd_orig = 0, pu_pd = 0,
337*4882a593Smuzhiyun 		pull_orig = 0, pull = 0;
338*4882a593Smuzhiyun 	unsigned int mask, warn = 0;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* Check the mux register in question */
341*4882a593Smuzhiyun 	if (cfg->mux_reg) {
342*4882a593Smuzhiyun 		unsigned	tmp1, tmp2;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 		spin_lock_irqsave(&mux_spin_lock, flags);
345*4882a593Smuzhiyun 		reg_orig = omap_readl(cfg->mux_reg);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		/* The mux registers always seem to be 3 bits long */
348*4882a593Smuzhiyun 		mask = (0x7 << cfg->mask_offset);
349*4882a593Smuzhiyun 		tmp1 = reg_orig & mask;
350*4882a593Smuzhiyun 		reg = reg_orig & ~mask;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		tmp2 = (cfg->mask << cfg->mask_offset);
353*4882a593Smuzhiyun 		reg |= tmp2;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		if (tmp1 != tmp2)
356*4882a593Smuzhiyun 			warn = 1;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		omap_writel(reg, cfg->mux_reg);
359*4882a593Smuzhiyun 		spin_unlock_irqrestore(&mux_spin_lock, flags);
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Check for pull up or pull down selection on 1610 */
363*4882a593Smuzhiyun 	if (!cpu_is_omap15xx()) {
364*4882a593Smuzhiyun 		if (cfg->pu_pd_reg && cfg->pull_val) {
365*4882a593Smuzhiyun 			spin_lock_irqsave(&mux_spin_lock, flags);
366*4882a593Smuzhiyun 			pu_pd_orig = omap_readl(cfg->pu_pd_reg);
367*4882a593Smuzhiyun 			mask = 1 << cfg->pull_bit;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 			if (cfg->pu_pd_val) {
370*4882a593Smuzhiyun 				if (!(pu_pd_orig & mask))
371*4882a593Smuzhiyun 					warn = 1;
372*4882a593Smuzhiyun 				/* Use pull up */
373*4882a593Smuzhiyun 				pu_pd = pu_pd_orig | mask;
374*4882a593Smuzhiyun 			} else {
375*4882a593Smuzhiyun 				if (pu_pd_orig & mask)
376*4882a593Smuzhiyun 					warn = 1;
377*4882a593Smuzhiyun 				/* Use pull down */
378*4882a593Smuzhiyun 				pu_pd = pu_pd_orig & ~mask;
379*4882a593Smuzhiyun 			}
380*4882a593Smuzhiyun 			omap_writel(pu_pd, cfg->pu_pd_reg);
381*4882a593Smuzhiyun 			spin_unlock_irqrestore(&mux_spin_lock, flags);
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Check for an associated pull down register */
386*4882a593Smuzhiyun 	if (cfg->pull_reg) {
387*4882a593Smuzhiyun 		spin_lock_irqsave(&mux_spin_lock, flags);
388*4882a593Smuzhiyun 		pull_orig = omap_readl(cfg->pull_reg);
389*4882a593Smuzhiyun 		mask = 1 << cfg->pull_bit;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		if (cfg->pull_val) {
392*4882a593Smuzhiyun 			if (pull_orig & mask)
393*4882a593Smuzhiyun 				warn = 1;
394*4882a593Smuzhiyun 			/* Low bit = pull enabled */
395*4882a593Smuzhiyun 			pull = pull_orig & ~mask;
396*4882a593Smuzhiyun 		} else {
397*4882a593Smuzhiyun 			if (!(pull_orig & mask))
398*4882a593Smuzhiyun 				warn = 1;
399*4882a593Smuzhiyun 			/* High bit = pull disabled */
400*4882a593Smuzhiyun 			pull = pull_orig | mask;
401*4882a593Smuzhiyun 		}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 		omap_writel(pull, cfg->pull_reg);
404*4882a593Smuzhiyun 		spin_unlock_irqrestore(&mux_spin_lock, flags);
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (warn) {
408*4882a593Smuzhiyun #ifdef CONFIG_OMAP_MUX_WARNINGS
409*4882a593Smuzhiyun 		printk(KERN_WARNING "MUX: initialized %s\n", cfg->name);
410*4882a593Smuzhiyun #endif
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #ifdef CONFIG_OMAP_MUX_DEBUG
414*4882a593Smuzhiyun 	if (cfg->debug || warn) {
415*4882a593Smuzhiyun 		printk("MUX: Setting register %s\n", cfg->name);
416*4882a593Smuzhiyun 		printk("      %s (0x%08x) = 0x%08x -> 0x%08x\n",
417*4882a593Smuzhiyun 		       cfg->mux_reg_name, cfg->mux_reg, reg_orig, reg);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		if (!cpu_is_omap15xx()) {
420*4882a593Smuzhiyun 			if (cfg->pu_pd_reg && cfg->pull_val) {
421*4882a593Smuzhiyun 				printk("      %s (0x%08x) = 0x%08x -> 0x%08x\n",
422*4882a593Smuzhiyun 				       cfg->pu_pd_name, cfg->pu_pd_reg,
423*4882a593Smuzhiyun 				       pu_pd_orig, pu_pd);
424*4882a593Smuzhiyun 			}
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		if (cfg->pull_reg)
428*4882a593Smuzhiyun 			printk("      %s (0x%08x) = 0x%08x -> 0x%08x\n",
429*4882a593Smuzhiyun 			       cfg->pull_name, cfg->pull_reg, pull_orig, pull);
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun #endif
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #ifdef CONFIG_OMAP_MUX_WARNINGS
434*4882a593Smuzhiyun 	return warn ? -ETXTBSY : 0;
435*4882a593Smuzhiyun #else
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static struct omap_mux_cfg *mux_cfg;
441*4882a593Smuzhiyun 
omap_mux_register(struct omap_mux_cfg * arch_mux_cfg)442*4882a593Smuzhiyun int __init omap_mux_register(struct omap_mux_cfg *arch_mux_cfg)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	if (!arch_mux_cfg || !arch_mux_cfg->pins || arch_mux_cfg->size == 0
445*4882a593Smuzhiyun 			|| !arch_mux_cfg->cfg_reg) {
446*4882a593Smuzhiyun 		printk(KERN_ERR "Invalid pin table\n");
447*4882a593Smuzhiyun 		return -EINVAL;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	mux_cfg = arch_mux_cfg;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun  * Sets the Omap MUX and PULL_DWN registers based on the table
457*4882a593Smuzhiyun  */
omap_cfg_reg(const unsigned long index)458*4882a593Smuzhiyun int omap_cfg_reg(const unsigned long index)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct pin_config *reg;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (!cpu_class_is_omap1()) {
463*4882a593Smuzhiyun 		printk(KERN_ERR "mux: Broken omap_cfg_reg(%lu) entry\n",
464*4882a593Smuzhiyun 				index);
465*4882a593Smuzhiyun 		WARN_ON(1);
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (mux_cfg == NULL) {
470*4882a593Smuzhiyun 		printk(KERN_ERR "Pin mux table not initialized\n");
471*4882a593Smuzhiyun 		return -ENODEV;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (index >= mux_cfg->size) {
475*4882a593Smuzhiyun 		printk(KERN_ERR "Invalid pin mux index: %lu (%lu)\n",
476*4882a593Smuzhiyun 		       index, mux_cfg->size);
477*4882a593Smuzhiyun 		dump_stack();
478*4882a593Smuzhiyun 		return -ENODEV;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	reg = &mux_cfg->pins[index];
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (!mux_cfg->cfg_reg)
484*4882a593Smuzhiyun 		return -ENODEV;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return mux_cfg->cfg_reg(reg);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun EXPORT_SYMBOL(omap_cfg_reg);
489*4882a593Smuzhiyun 
omap1_mux_init(void)490*4882a593Smuzhiyun int __init omap1_mux_init(void)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	if (cpu_is_omap7xx()) {
493*4882a593Smuzhiyun 		arch_mux_cfg.pins	= omap7xx_pins;
494*4882a593Smuzhiyun 		arch_mux_cfg.size	= OMAP7XX_PINS_SZ;
495*4882a593Smuzhiyun 		arch_mux_cfg.cfg_reg	= omap1_cfg_reg;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (cpu_is_omap15xx() || cpu_is_omap16xx()) {
499*4882a593Smuzhiyun 		arch_mux_cfg.pins	= omap1xxx_pins;
500*4882a593Smuzhiyun 		arch_mux_cfg.size	= OMAP1XXX_PINS_SZ;
501*4882a593Smuzhiyun 		arch_mux_cfg.cfg_reg	= omap1_cfg_reg;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return omap_mux_register(&arch_mux_cfg);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #else
508*4882a593Smuzhiyun #define omap_mux_init() do {} while(0)
509*4882a593Smuzhiyun #define omap_cfg_reg(x)	do {} while(0)
510*4882a593Smuzhiyun #endif	/* CONFIG_OMAP_MUX */
511*4882a593Smuzhiyun 
512