1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/mach-omap1/mcbsp.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Instituto Nokia de Tecnologia
6*4882a593Smuzhiyun * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Multichannel mode not supported.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/ioport.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/omap-dma.h>
20*4882a593Smuzhiyun #include <mach/mux.h>
21*4882a593Smuzhiyun #include "soc.h"
22*4882a593Smuzhiyun #include <linux/platform_data/asoc-ti-mcbsp.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <mach/irqs.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "iomap.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DPS_RSTCT2_PER_EN (1 << 0)
29*4882a593Smuzhiyun #define DSP_RSTCT2_WD_PER_EN (1 << 1)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static int dsp_use;
32*4882a593Smuzhiyun static struct clk *api_clk;
33*4882a593Smuzhiyun static struct clk *dsp_clk;
34*4882a593Smuzhiyun static struct platform_device **omap_mcbsp_devices;
35*4882a593Smuzhiyun
omap1_mcbsp_request(unsigned int id)36*4882a593Smuzhiyun static void omap1_mcbsp_request(unsigned int id)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * On 1510, 1610 and 1710, McBSP1 and McBSP3
40*4882a593Smuzhiyun * are DSP public peripherals.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun if (id == 0 || id == 2) {
43*4882a593Smuzhiyun if (dsp_use++ == 0) {
44*4882a593Smuzhiyun api_clk = clk_get(NULL, "api_ck");
45*4882a593Smuzhiyun dsp_clk = clk_get(NULL, "dsp_ck");
46*4882a593Smuzhiyun if (!IS_ERR(api_clk) && !IS_ERR(dsp_clk)) {
47*4882a593Smuzhiyun clk_enable(api_clk);
48*4882a593Smuzhiyun clk_enable(dsp_clk);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * DSP external peripheral reset
52*4882a593Smuzhiyun * FIXME: This should be moved to dsp code
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun __raw_writew(__raw_readw(DSP_RSTCT2) | DPS_RSTCT2_PER_EN |
55*4882a593Smuzhiyun DSP_RSTCT2_WD_PER_EN, DSP_RSTCT2);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
omap1_mcbsp_free(unsigned int id)61*4882a593Smuzhiyun static void omap1_mcbsp_free(unsigned int id)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun if (id == 0 || id == 2) {
64*4882a593Smuzhiyun if (--dsp_use == 0) {
65*4882a593Smuzhiyun if (!IS_ERR(api_clk)) {
66*4882a593Smuzhiyun clk_disable(api_clk);
67*4882a593Smuzhiyun clk_put(api_clk);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun if (!IS_ERR(dsp_clk)) {
70*4882a593Smuzhiyun clk_disable(dsp_clk);
71*4882a593Smuzhiyun clk_put(dsp_clk);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static struct omap_mcbsp_ops omap1_mcbsp_ops = {
78*4882a593Smuzhiyun .request = omap1_mcbsp_request,
79*4882a593Smuzhiyun .free = omap1_mcbsp_free,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define OMAP7XX_MCBSP1_BASE 0xfffb1000
83*4882a593Smuzhiyun #define OMAP7XX_MCBSP2_BASE 0xfffb1800
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define OMAP1510_MCBSP1_BASE 0xe1011800
86*4882a593Smuzhiyun #define OMAP1510_MCBSP2_BASE 0xfffb1000
87*4882a593Smuzhiyun #define OMAP1510_MCBSP3_BASE 0xe1017000
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define OMAP1610_MCBSP1_BASE 0xe1011800
90*4882a593Smuzhiyun #define OMAP1610_MCBSP2_BASE 0xfffb1000
91*4882a593Smuzhiyun #define OMAP1610_MCBSP3_BASE 0xe1017000
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
94*4882a593Smuzhiyun struct resource omap7xx_mcbsp_res[][6] = {
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun .start = OMAP7XX_MCBSP1_BASE,
98*4882a593Smuzhiyun .end = OMAP7XX_MCBSP1_BASE + SZ_256,
99*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
100*4882a593Smuzhiyun },
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun .name = "rx",
103*4882a593Smuzhiyun .start = INT_7XX_McBSP1RX,
104*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
105*4882a593Smuzhiyun },
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun .name = "tx",
108*4882a593Smuzhiyun .start = INT_7XX_McBSP1TX,
109*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun .name = "rx",
113*4882a593Smuzhiyun .start = 9,
114*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
115*4882a593Smuzhiyun },
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun .name = "tx",
118*4882a593Smuzhiyun .start = 8,
119*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun .start = OMAP7XX_MCBSP2_BASE,
125*4882a593Smuzhiyun .end = OMAP7XX_MCBSP2_BASE + SZ_256,
126*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun .name = "rx",
130*4882a593Smuzhiyun .start = INT_7XX_McBSP2RX,
131*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
132*4882a593Smuzhiyun },
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun .name = "tx",
135*4882a593Smuzhiyun .start = INT_7XX_McBSP2TX,
136*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun .name = "rx",
140*4882a593Smuzhiyun .start = 11,
141*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun .name = "tx",
145*4882a593Smuzhiyun .start = 10,
146*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun },
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define omap7xx_mcbsp_res_0 omap7xx_mcbsp_res[0]
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap7xx_mcbsp_pdata[] = {
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
156*4882a593Smuzhiyun },
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun #define OMAP7XX_MCBSP_RES_SZ ARRAY_SIZE(omap7xx_mcbsp_res[1])
162*4882a593Smuzhiyun #define OMAP7XX_MCBSP_COUNT ARRAY_SIZE(omap7xx_mcbsp_res)
163*4882a593Smuzhiyun #else
164*4882a593Smuzhiyun #define omap7xx_mcbsp_res_0 NULL
165*4882a593Smuzhiyun #define omap7xx_mcbsp_pdata NULL
166*4882a593Smuzhiyun #define OMAP7XX_MCBSP_RES_SZ 0
167*4882a593Smuzhiyun #define OMAP7XX_MCBSP_COUNT 0
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP15XX
171*4882a593Smuzhiyun struct resource omap15xx_mcbsp_res[][6] = {
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun .start = OMAP1510_MCBSP1_BASE,
175*4882a593Smuzhiyun .end = OMAP1510_MCBSP1_BASE + SZ_256,
176*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun .name = "rx",
180*4882a593Smuzhiyun .start = INT_McBSP1RX,
181*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun .name = "tx",
185*4882a593Smuzhiyun .start = INT_McBSP1TX,
186*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
187*4882a593Smuzhiyun },
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun .name = "rx",
190*4882a593Smuzhiyun .start = 9,
191*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun .name = "tx",
195*4882a593Smuzhiyun .start = 8,
196*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun .start = OMAP1510_MCBSP2_BASE,
202*4882a593Smuzhiyun .end = OMAP1510_MCBSP2_BASE + SZ_256,
203*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
204*4882a593Smuzhiyun },
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun .name = "rx",
207*4882a593Smuzhiyun .start = INT_1510_SPI_RX,
208*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun .name = "tx",
212*4882a593Smuzhiyun .start = INT_1510_SPI_TX,
213*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
214*4882a593Smuzhiyun },
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun .name = "rx",
217*4882a593Smuzhiyun .start = 17,
218*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
219*4882a593Smuzhiyun },
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun .name = "tx",
222*4882a593Smuzhiyun .start = 16,
223*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
224*4882a593Smuzhiyun },
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun .start = OMAP1510_MCBSP3_BASE,
229*4882a593Smuzhiyun .end = OMAP1510_MCBSP3_BASE + SZ_256,
230*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun .name = "rx",
234*4882a593Smuzhiyun .start = INT_McBSP3RX,
235*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun .name = "tx",
239*4882a593Smuzhiyun .start = INT_McBSP3TX,
240*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
241*4882a593Smuzhiyun },
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun .name = "rx",
244*4882a593Smuzhiyun .start = 11,
245*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
246*4882a593Smuzhiyun },
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun .name = "tx",
249*4882a593Smuzhiyun .start = 10,
250*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #define omap15xx_mcbsp_res_0 omap15xx_mcbsp_res[0]
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap15xx_mcbsp_pdata[] = {
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
263*4882a593Smuzhiyun },
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun #define OMAP15XX_MCBSP_RES_SZ ARRAY_SIZE(omap15xx_mcbsp_res[1])
269*4882a593Smuzhiyun #define OMAP15XX_MCBSP_COUNT ARRAY_SIZE(omap15xx_mcbsp_res)
270*4882a593Smuzhiyun #else
271*4882a593Smuzhiyun #define omap15xx_mcbsp_res_0 NULL
272*4882a593Smuzhiyun #define omap15xx_mcbsp_pdata NULL
273*4882a593Smuzhiyun #define OMAP15XX_MCBSP_RES_SZ 0
274*4882a593Smuzhiyun #define OMAP15XX_MCBSP_COUNT 0
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP16XX
278*4882a593Smuzhiyun struct resource omap16xx_mcbsp_res[][6] = {
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun .start = OMAP1610_MCBSP1_BASE,
282*4882a593Smuzhiyun .end = OMAP1610_MCBSP1_BASE + SZ_256,
283*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
284*4882a593Smuzhiyun },
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun .name = "rx",
287*4882a593Smuzhiyun .start = INT_McBSP1RX,
288*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun .name = "tx",
292*4882a593Smuzhiyun .start = INT_McBSP1TX,
293*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun .name = "rx",
297*4882a593Smuzhiyun .start = 9,
298*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun .name = "tx",
302*4882a593Smuzhiyun .start = 8,
303*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
304*4882a593Smuzhiyun },
305*4882a593Smuzhiyun },
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun .start = OMAP1610_MCBSP2_BASE,
309*4882a593Smuzhiyun .end = OMAP1610_MCBSP2_BASE + SZ_256,
310*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun .name = "rx",
314*4882a593Smuzhiyun .start = INT_1610_McBSP2_RX,
315*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun .name = "tx",
319*4882a593Smuzhiyun .start = INT_1610_McBSP2_TX,
320*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
321*4882a593Smuzhiyun },
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun .name = "rx",
324*4882a593Smuzhiyun .start = 17,
325*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun .name = "tx",
329*4882a593Smuzhiyun .start = 16,
330*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
331*4882a593Smuzhiyun },
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun .start = OMAP1610_MCBSP3_BASE,
336*4882a593Smuzhiyun .end = OMAP1610_MCBSP3_BASE + SZ_256,
337*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
338*4882a593Smuzhiyun },
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun .name = "rx",
341*4882a593Smuzhiyun .start = INT_McBSP3RX,
342*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun .name = "tx",
346*4882a593Smuzhiyun .start = INT_McBSP3TX,
347*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun .name = "rx",
351*4882a593Smuzhiyun .start = 11,
352*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
353*4882a593Smuzhiyun },
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun .name = "tx",
356*4882a593Smuzhiyun .start = 10,
357*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
358*4882a593Smuzhiyun },
359*4882a593Smuzhiyun },
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define omap16xx_mcbsp_res_0 omap16xx_mcbsp_res[0]
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static struct omap_mcbsp_platform_data omap16xx_mcbsp_pdata[] = {
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
370*4882a593Smuzhiyun },
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun .ops = &omap1_mcbsp_ops,
373*4882a593Smuzhiyun },
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun #define OMAP16XX_MCBSP_RES_SZ ARRAY_SIZE(omap16xx_mcbsp_res[1])
376*4882a593Smuzhiyun #define OMAP16XX_MCBSP_COUNT ARRAY_SIZE(omap16xx_mcbsp_res)
377*4882a593Smuzhiyun #else
378*4882a593Smuzhiyun #define omap16xx_mcbsp_res_0 NULL
379*4882a593Smuzhiyun #define omap16xx_mcbsp_pdata NULL
380*4882a593Smuzhiyun #define OMAP16XX_MCBSP_RES_SZ 0
381*4882a593Smuzhiyun #define OMAP16XX_MCBSP_COUNT 0
382*4882a593Smuzhiyun #endif
383*4882a593Smuzhiyun
omap_mcbsp_register_board_cfg(struct resource * res,int res_count,struct omap_mcbsp_platform_data * config,int size)384*4882a593Smuzhiyun static void omap_mcbsp_register_board_cfg(struct resource *res, int res_count,
385*4882a593Smuzhiyun struct omap_mcbsp_platform_data *config, int size)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun int i;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun omap_mcbsp_devices = kcalloc(size, sizeof(struct platform_device *),
390*4882a593Smuzhiyun GFP_KERNEL);
391*4882a593Smuzhiyun if (!omap_mcbsp_devices) {
392*4882a593Smuzhiyun printk(KERN_ERR "Could not register McBSP devices\n");
393*4882a593Smuzhiyun return;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun for (i = 0; i < size; i++) {
397*4882a593Smuzhiyun struct platform_device *new_mcbsp;
398*4882a593Smuzhiyun int ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun new_mcbsp = platform_device_alloc("omap-mcbsp", i + 1);
401*4882a593Smuzhiyun if (!new_mcbsp)
402*4882a593Smuzhiyun continue;
403*4882a593Smuzhiyun platform_device_add_resources(new_mcbsp, &res[i * res_count],
404*4882a593Smuzhiyun res_count);
405*4882a593Smuzhiyun config[i].reg_size = 2;
406*4882a593Smuzhiyun config[i].reg_step = 2;
407*4882a593Smuzhiyun new_mcbsp->dev.platform_data = &config[i];
408*4882a593Smuzhiyun ret = platform_device_add(new_mcbsp);
409*4882a593Smuzhiyun if (ret) {
410*4882a593Smuzhiyun platform_device_put(new_mcbsp);
411*4882a593Smuzhiyun continue;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun omap_mcbsp_devices[i] = new_mcbsp;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
omap1_mcbsp_init(void)417*4882a593Smuzhiyun static int __init omap1_mcbsp_init(void)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun if (!cpu_class_is_omap1())
420*4882a593Smuzhiyun return -ENODEV;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (cpu_is_omap7xx())
423*4882a593Smuzhiyun omap_mcbsp_register_board_cfg(omap7xx_mcbsp_res_0,
424*4882a593Smuzhiyun OMAP7XX_MCBSP_RES_SZ,
425*4882a593Smuzhiyun omap7xx_mcbsp_pdata,
426*4882a593Smuzhiyun OMAP7XX_MCBSP_COUNT);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (cpu_is_omap15xx())
429*4882a593Smuzhiyun omap_mcbsp_register_board_cfg(omap15xx_mcbsp_res_0,
430*4882a593Smuzhiyun OMAP15XX_MCBSP_RES_SZ,
431*4882a593Smuzhiyun omap15xx_mcbsp_pdata,
432*4882a593Smuzhiyun OMAP15XX_MCBSP_COUNT);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (cpu_is_omap16xx())
435*4882a593Smuzhiyun omap_mcbsp_register_board_cfg(omap16xx_mcbsp_res_0,
436*4882a593Smuzhiyun OMAP16XX_MCBSP_RES_SZ,
437*4882a593Smuzhiyun omap16xx_mcbsp_pdata,
438*4882a593Smuzhiyun OMAP16XX_MCBSP_COUNT);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun arch_initcall(omap1_mcbsp_init);
444