xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap1/devices.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/mach-omap1/devices.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * OMAP1 platform device setup/initialization
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/gpio.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/platform_data/omap-wd-timer.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/mach/map.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <mach/tc.h>
21*4882a593Smuzhiyun #include <mach/mux.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <mach/omap7xx.h>
24*4882a593Smuzhiyun #include <mach/hardware.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "common.h"
27*4882a593Smuzhiyun #include "clock.h"
28*4882a593Smuzhiyun #include "mmc.h"
29*4882a593Smuzhiyun #include "sram.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_RTC_DRV_OMAP)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define	OMAP_RTC_BASE		0xfffb4800
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static struct resource rtc_resources[] = {
36*4882a593Smuzhiyun 	{
37*4882a593Smuzhiyun 		.start		= OMAP_RTC_BASE,
38*4882a593Smuzhiyun 		.end		= OMAP_RTC_BASE + 0x5f,
39*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun 	{
42*4882a593Smuzhiyun 		.start		= INT_RTC_TIMER,
43*4882a593Smuzhiyun 		.flags		= IORESOURCE_IRQ,
44*4882a593Smuzhiyun 	},
45*4882a593Smuzhiyun 	{
46*4882a593Smuzhiyun 		.start		= INT_RTC_ALARM,
47*4882a593Smuzhiyun 		.flags		= IORESOURCE_IRQ,
48*4882a593Smuzhiyun 	},
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct platform_device omap_rtc_device = {
52*4882a593Smuzhiyun 	.name           = "omap_rtc",
53*4882a593Smuzhiyun 	.id             = -1,
54*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(rtc_resources),
55*4882a593Smuzhiyun 	.resource	= rtc_resources,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
omap_init_rtc(void)58*4882a593Smuzhiyun static void omap_init_rtc(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	(void) platform_device_register(&omap_rtc_device);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #else
omap_init_rtc(void)63*4882a593Smuzhiyun static inline void omap_init_rtc(void) {}
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun 
omap_init_mbox(void)66*4882a593Smuzhiyun static inline void omap_init_mbox(void) { }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MMC_OMAP)
71*4882a593Smuzhiyun 
omap1_mmc_mux(struct omap_mmc_platform_data * mmc_controller,int controller_nr)72*4882a593Smuzhiyun static inline void omap1_mmc_mux(struct omap_mmc_platform_data *mmc_controller,
73*4882a593Smuzhiyun 			int controller_nr)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	if (controller_nr == 0) {
76*4882a593Smuzhiyun 		if (cpu_is_omap7xx()) {
77*4882a593Smuzhiyun 			omap_cfg_reg(MMC_7XX_CMD);
78*4882a593Smuzhiyun 			omap_cfg_reg(MMC_7XX_CLK);
79*4882a593Smuzhiyun 			omap_cfg_reg(MMC_7XX_DAT0);
80*4882a593Smuzhiyun 		} else {
81*4882a593Smuzhiyun 			omap_cfg_reg(MMC_CMD);
82*4882a593Smuzhiyun 			omap_cfg_reg(MMC_CLK);
83*4882a593Smuzhiyun 			omap_cfg_reg(MMC_DAT0);
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		if (cpu_is_omap1710()) {
87*4882a593Smuzhiyun 			omap_cfg_reg(M15_1710_MMC_CLKI);
88*4882a593Smuzhiyun 			omap_cfg_reg(P19_1710_MMC_CMDDIR);
89*4882a593Smuzhiyun 			omap_cfg_reg(P20_1710_MMC_DATDIR0);
90*4882a593Smuzhiyun 		}
91*4882a593Smuzhiyun 		if (mmc_controller->slots[0].wires == 4 && !cpu_is_omap7xx()) {
92*4882a593Smuzhiyun 			omap_cfg_reg(MMC_DAT1);
93*4882a593Smuzhiyun 			/* NOTE: DAT2 can be on W10 (here) or M15 */
94*4882a593Smuzhiyun 			if (!mmc_controller->slots[0].nomux)
95*4882a593Smuzhiyun 				omap_cfg_reg(MMC_DAT2);
96*4882a593Smuzhiyun 			omap_cfg_reg(MMC_DAT3);
97*4882a593Smuzhiyun 		}
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Block 2 is on newer chips, and has many pinout options */
101*4882a593Smuzhiyun 	if (cpu_is_omap16xx() && controller_nr == 1) {
102*4882a593Smuzhiyun 		if (!mmc_controller->slots[1].nomux) {
103*4882a593Smuzhiyun 			omap_cfg_reg(Y8_1610_MMC2_CMD);
104*4882a593Smuzhiyun 			omap_cfg_reg(Y10_1610_MMC2_CLK);
105*4882a593Smuzhiyun 			omap_cfg_reg(R18_1610_MMC2_CLKIN);
106*4882a593Smuzhiyun 			omap_cfg_reg(W8_1610_MMC2_DAT0);
107*4882a593Smuzhiyun 			if (mmc_controller->slots[1].wires == 4) {
108*4882a593Smuzhiyun 				omap_cfg_reg(V8_1610_MMC2_DAT1);
109*4882a593Smuzhiyun 				omap_cfg_reg(W15_1610_MMC2_DAT2);
110*4882a593Smuzhiyun 				omap_cfg_reg(R10_1610_MMC2_DAT3);
111*4882a593Smuzhiyun 			}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 			/* These are needed for the level shifter */
114*4882a593Smuzhiyun 			omap_cfg_reg(V9_1610_MMC2_CMDDIR);
115*4882a593Smuzhiyun 			omap_cfg_reg(V5_1610_MMC2_DATDIR0);
116*4882a593Smuzhiyun 			omap_cfg_reg(W19_1610_MMC2_DATDIR1);
117*4882a593Smuzhiyun 		}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		/* Feedback clock must be set on OMAP-1710 MMC2 */
120*4882a593Smuzhiyun 		if (cpu_is_omap1710())
121*4882a593Smuzhiyun 			omap_writel(omap_readl(MOD_CONF_CTRL_1) | (1 << 24),
122*4882a593Smuzhiyun 					MOD_CONF_CTRL_1);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define OMAP_MMC_NR_RES		4
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * Register MMC devices.
130*4882a593Smuzhiyun  */
omap_mmc_add(const char * name,int id,unsigned long base,unsigned long size,unsigned int irq,unsigned rx_req,unsigned tx_req,struct omap_mmc_platform_data * data)131*4882a593Smuzhiyun static int __init omap_mmc_add(const char *name, int id, unsigned long base,
132*4882a593Smuzhiyun 				unsigned long size, unsigned int irq,
133*4882a593Smuzhiyun 				unsigned rx_req, unsigned tx_req,
134*4882a593Smuzhiyun 				struct omap_mmc_platform_data *data)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct platform_device *pdev;
137*4882a593Smuzhiyun 	struct resource res[OMAP_MMC_NR_RES];
138*4882a593Smuzhiyun 	int ret;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	pdev = platform_device_alloc(name, id);
141*4882a593Smuzhiyun 	if (!pdev)
142*4882a593Smuzhiyun 		return -ENOMEM;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	memset(res, 0, OMAP_MMC_NR_RES * sizeof(struct resource));
145*4882a593Smuzhiyun 	res[0].start = base;
146*4882a593Smuzhiyun 	res[0].end = base + size - 1;
147*4882a593Smuzhiyun 	res[0].flags = IORESOURCE_MEM;
148*4882a593Smuzhiyun 	res[1].start = res[1].end = irq;
149*4882a593Smuzhiyun 	res[1].flags = IORESOURCE_IRQ;
150*4882a593Smuzhiyun 	res[2].start = rx_req;
151*4882a593Smuzhiyun 	res[2].name = "rx";
152*4882a593Smuzhiyun 	res[2].flags = IORESOURCE_DMA;
153*4882a593Smuzhiyun 	res[3].start = tx_req;
154*4882a593Smuzhiyun 	res[3].name = "tx";
155*4882a593Smuzhiyun 	res[3].flags = IORESOURCE_DMA;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (cpu_is_omap7xx())
158*4882a593Smuzhiyun 		data->slots[0].features = MMC_OMAP7XX;
159*4882a593Smuzhiyun 	if (cpu_is_omap15xx())
160*4882a593Smuzhiyun 		data->slots[0].features = MMC_OMAP15XX;
161*4882a593Smuzhiyun 	if (cpu_is_omap16xx())
162*4882a593Smuzhiyun 		data->slots[0].features = MMC_OMAP16XX;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ret = platform_device_add_resources(pdev, res, ARRAY_SIZE(res));
165*4882a593Smuzhiyun 	if (ret == 0)
166*4882a593Smuzhiyun 		ret = platform_device_add_data(pdev, data, sizeof(*data));
167*4882a593Smuzhiyun 	if (ret)
168*4882a593Smuzhiyun 		goto fail;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	ret = platform_device_add(pdev);
171*4882a593Smuzhiyun 	if (ret)
172*4882a593Smuzhiyun 		goto fail;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* return device handle to board setup code */
175*4882a593Smuzhiyun 	data->dev = &pdev->dev;
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun fail:
179*4882a593Smuzhiyun 	platform_device_put(pdev);
180*4882a593Smuzhiyun 	return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
omap1_init_mmc(struct omap_mmc_platform_data ** mmc_data,int nr_controllers)183*4882a593Smuzhiyun void __init omap1_init_mmc(struct omap_mmc_platform_data **mmc_data,
184*4882a593Smuzhiyun 			int nr_controllers)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int i;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	for (i = 0; i < nr_controllers; i++) {
189*4882a593Smuzhiyun 		unsigned long base, size;
190*4882a593Smuzhiyun 		unsigned rx_req, tx_req;
191*4882a593Smuzhiyun 		unsigned int irq = 0;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		if (!mmc_data[i])
194*4882a593Smuzhiyun 			continue;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		omap1_mmc_mux(mmc_data[i], i);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		switch (i) {
199*4882a593Smuzhiyun 		case 0:
200*4882a593Smuzhiyun 			base = OMAP1_MMC1_BASE;
201*4882a593Smuzhiyun 			irq = INT_MMC;
202*4882a593Smuzhiyun 			rx_req = 22;
203*4882a593Smuzhiyun 			tx_req = 21;
204*4882a593Smuzhiyun 			break;
205*4882a593Smuzhiyun 		case 1:
206*4882a593Smuzhiyun 			if (!cpu_is_omap16xx())
207*4882a593Smuzhiyun 				return;
208*4882a593Smuzhiyun 			base = OMAP1_MMC2_BASE;
209*4882a593Smuzhiyun 			irq = INT_1610_MMC2;
210*4882a593Smuzhiyun 			rx_req = 55;
211*4882a593Smuzhiyun 			tx_req = 54;
212*4882a593Smuzhiyun 			break;
213*4882a593Smuzhiyun 		default:
214*4882a593Smuzhiyun 			continue;
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 		size = OMAP1_MMC_SIZE;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		omap_mmc_add("mmci-omap", i, base, size, irq,
219*4882a593Smuzhiyun 				rx_req, tx_req, mmc_data[i]);
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* OMAP7xx SPI support */
228*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_OMAP_100K)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun struct platform_device omap_spi1 = {
231*4882a593Smuzhiyun 	.name           = "omap1_spi100k",
232*4882a593Smuzhiyun 	.id             = 1,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun struct platform_device omap_spi2 = {
236*4882a593Smuzhiyun 	.name           = "omap1_spi100k",
237*4882a593Smuzhiyun 	.id             = 2,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
omap_init_spi100k(void)240*4882a593Smuzhiyun static void omap_init_spi100k(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	if (!cpu_is_omap7xx())
243*4882a593Smuzhiyun 		return;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	omap_spi1.dev.platform_data = ioremap(OMAP7XX_SPI1_BASE, 0x7ff);
246*4882a593Smuzhiyun 	if (omap_spi1.dev.platform_data)
247*4882a593Smuzhiyun 		platform_device_register(&omap_spi1);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	omap_spi2.dev.platform_data = ioremap(OMAP7XX_SPI2_BASE, 0x7ff);
250*4882a593Smuzhiyun 	if (omap_spi2.dev.platform_data)
251*4882a593Smuzhiyun 		platform_device_register(&omap_spi2);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #else
omap_init_spi100k(void)255*4882a593Smuzhiyun static inline void omap_init_spi100k(void)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
261*4882a593Smuzhiyun 
omap_init_sti(void)262*4882a593Smuzhiyun static inline void omap_init_sti(void) {}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* Numbering for the SPI-capable controllers when used for SPI:
265*4882a593Smuzhiyun  * spi		= 1
266*4882a593Smuzhiyun  * uwire	= 2
267*4882a593Smuzhiyun  * mmc1..2	= 3..4
268*4882a593Smuzhiyun  * mcbsp1..3	= 5..7
269*4882a593Smuzhiyun  */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_OMAP_UWIRE)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define	OMAP_UWIRE_BASE		0xfffb3000
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct resource uwire_resources[] = {
276*4882a593Smuzhiyun 	{
277*4882a593Smuzhiyun 		.start		= OMAP_UWIRE_BASE,
278*4882a593Smuzhiyun 		.end		= OMAP_UWIRE_BASE + 0x20,
279*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static struct platform_device omap_uwire_device = {
284*4882a593Smuzhiyun 	.name	   = "omap_uwire",
285*4882a593Smuzhiyun 	.id	     = -1,
286*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(uwire_resources),
287*4882a593Smuzhiyun 	.resource	= uwire_resources,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
omap_init_uwire(void)290*4882a593Smuzhiyun static void omap_init_uwire(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	/* FIXME define and use a boot tag; not all boards will be hooking
293*4882a593Smuzhiyun 	 * up devices to the microwire controller, and multi-board configs
294*4882a593Smuzhiyun 	 * mean that CONFIG_SPI_OMAP_UWIRE may be configured anyway...
295*4882a593Smuzhiyun 	 */
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* board-specific code must configure chipselects (only a few
298*4882a593Smuzhiyun 	 * are normally used) and SCLK/SDI/SDO (each has two choices).
299*4882a593Smuzhiyun 	 */
300*4882a593Smuzhiyun 	(void) platform_device_register(&omap_uwire_device);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #else
omap_init_uwire(void)303*4882a593Smuzhiyun static inline void omap_init_uwire(void) {}
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define OMAP1_RNG_BASE		0xfffe5000
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static struct resource omap1_rng_resources[] = {
310*4882a593Smuzhiyun 	{
311*4882a593Smuzhiyun 		.start		= OMAP1_RNG_BASE,
312*4882a593Smuzhiyun 		.end		= OMAP1_RNG_BASE + 0x4f,
313*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
314*4882a593Smuzhiyun 	},
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static struct platform_device omap1_rng_device = {
318*4882a593Smuzhiyun 	.name		= "omap_rng",
319*4882a593Smuzhiyun 	.id		= -1,
320*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(omap1_rng_resources),
321*4882a593Smuzhiyun 	.resource	= omap1_rng_resources,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
omap1_init_rng(void)324*4882a593Smuzhiyun static void omap1_init_rng(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	if (!cpu_is_omap16xx())
327*4882a593Smuzhiyun 		return;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	(void) platform_device_register(&omap1_rng_device);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun  * This gets called after board-specific INIT_MACHINE, and initializes most
336*4882a593Smuzhiyun  * on-chip peripherals accessible on this board (except for few like USB):
337*4882a593Smuzhiyun  *
338*4882a593Smuzhiyun  *  (a) Does any "standard config" pin muxing needed.  Board-specific
339*4882a593Smuzhiyun  *	code will have muxed GPIO pins and done "nonstandard" setup;
340*4882a593Smuzhiyun  *	that code could live in the boot loader.
341*4882a593Smuzhiyun  *  (b) Populating board-specific platform_data with the data drivers
342*4882a593Smuzhiyun  *	rely on to handle wiring variations.
343*4882a593Smuzhiyun  *  (c) Creating platform devices as meaningful on this board and
344*4882a593Smuzhiyun  *	with this kernel configuration.
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  * Claiming GPIOs, and setting their direction and initial values, is the
347*4882a593Smuzhiyun  * responsibility of the device drivers.  So is responding to probe().
348*4882a593Smuzhiyun  *
349*4882a593Smuzhiyun  * Board-specific knowledge like creating devices or pin setup is to be
350*4882a593Smuzhiyun  * kept out of drivers as much as possible.  In particular, pin setup
351*4882a593Smuzhiyun  * may be handled by the boot loader, and drivers should expect it will
352*4882a593Smuzhiyun  * normally have been done by the time they're probed.
353*4882a593Smuzhiyun  */
omap1_init_devices(void)354*4882a593Smuzhiyun static int __init omap1_init_devices(void)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	if (!cpu_class_is_omap1())
357*4882a593Smuzhiyun 		return -ENODEV;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	omap_sram_init();
360*4882a593Smuzhiyun 	omap1_clk_late_init();
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* please keep these calls, and their implementations above,
363*4882a593Smuzhiyun 	 * in alphabetical order so they're easier to sort through.
364*4882a593Smuzhiyun 	 */
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	omap_init_mbox();
367*4882a593Smuzhiyun 	omap_init_rtc();
368*4882a593Smuzhiyun 	omap_init_spi100k();
369*4882a593Smuzhiyun 	omap_init_sti();
370*4882a593Smuzhiyun 	omap_init_uwire();
371*4882a593Smuzhiyun 	omap1_init_rng();
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun arch_initcall(omap1_init_devices);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OMAP_WATCHDOG)
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static struct resource wdt_resources[] = {
380*4882a593Smuzhiyun 	{
381*4882a593Smuzhiyun 		.start		= 0xfffeb000,
382*4882a593Smuzhiyun 		.end		= 0xfffeb07F,
383*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static struct platform_device omap_wdt_device = {
388*4882a593Smuzhiyun 	.name		= "omap_wdt",
389*4882a593Smuzhiyun 	.id		= -1,
390*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(wdt_resources),
391*4882a593Smuzhiyun 	.resource	= wdt_resources,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
omap_init_wdt(void)394*4882a593Smuzhiyun static int __init omap_init_wdt(void)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct omap_wd_timer_platform_data pdata;
397*4882a593Smuzhiyun 	int ret;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (!cpu_is_omap16xx())
400*4882a593Smuzhiyun 		return -ENODEV;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	pdata.read_reset_sources = omap1_get_reset_sources;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ret = platform_device_register(&omap_wdt_device);
405*4882a593Smuzhiyun 	if (!ret) {
406*4882a593Smuzhiyun 		ret = platform_device_add_data(&omap_wdt_device, &pdata,
407*4882a593Smuzhiyun 					       sizeof(pdata));
408*4882a593Smuzhiyun 		if (ret)
409*4882a593Smuzhiyun 			platform_device_del(&omap_wdt_device);
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return ret;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun subsys_initcall(omap_init_wdt);
415*4882a593Smuzhiyun #endif
416