1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * linux/arch/arm/mach-omap1/clock.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2004 - 2005, 2009 Nokia corporation 6*4882a593Smuzhiyun * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com> 7*4882a593Smuzhiyun * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP1_CLOCK_H 11*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP1_CLOCK_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <linux/clk.h> 14*4882a593Smuzhiyun #include <linux/list.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/clkdev.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun struct module; 19*4882a593Smuzhiyun struct clk; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun struct omap_clk { 22*4882a593Smuzhiyun u16 cpu; 23*4882a593Smuzhiyun struct clk_lookup lk; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CLK(dev, con, ck, cp) \ 27*4882a593Smuzhiyun { \ 28*4882a593Smuzhiyun .cpu = cp, \ 29*4882a593Smuzhiyun .lk = { \ 30*4882a593Smuzhiyun .dev_id = dev, \ 31*4882a593Smuzhiyun .con_id = con, \ 32*4882a593Smuzhiyun .clk = ck, \ 33*4882a593Smuzhiyun }, \ 34*4882a593Smuzhiyun } 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* Platform flags for the clkdev-OMAP integration code */ 37*4882a593Smuzhiyun #define CK_310 (1 << 0) 38*4882a593Smuzhiyun #define CK_7XX (1 << 1) /* 7xx, 850 */ 39*4882a593Smuzhiyun #define CK_1510 (1 << 2) 40*4882a593Smuzhiyun #define CK_16XX (1 << 3) /* 16xx, 17xx, 5912 */ 41*4882a593Smuzhiyun #define CK_1710 (1 << 4) /* 1710 extra for rate selection */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Temporary, needed during the common clock framework conversion */ 45*4882a593Smuzhiyun #define __clk_get_name(clk) (clk->name) 46*4882a593Smuzhiyun #define __clk_get_parent(clk) (clk->parent) 47*4882a593Smuzhiyun #define __clk_get_rate(clk) (clk->rate) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /** 50*4882a593Smuzhiyun * struct clkops - some clock function pointers 51*4882a593Smuzhiyun * @enable: fn ptr that enables the current clock in hardware 52*4882a593Smuzhiyun * @disable: fn ptr that enables the current clock in hardware 53*4882a593Smuzhiyun * @find_idlest: function returning the IDLEST register for the clock's IP blk 54*4882a593Smuzhiyun * @find_companion: function returning the "companion" clk reg for the clock 55*4882a593Smuzhiyun * @allow_idle: fn ptr that enables autoidle for the current clock in hardware 56*4882a593Smuzhiyun * @deny_idle: fn ptr that disables autoidle for the current clock in hardware 57*4882a593Smuzhiyun * 58*4882a593Smuzhiyun * A "companion" clk is an accompanying clock to the one being queried 59*4882a593Smuzhiyun * that must be enabled for the IP module connected to the clock to 60*4882a593Smuzhiyun * become accessible by the hardware. Neither @find_idlest nor 61*4882a593Smuzhiyun * @find_companion should be needed; that information is IP 62*4882a593Smuzhiyun * block-specific; the hwmod code has been created to handle this, but 63*4882a593Smuzhiyun * until hwmod data is ready and drivers have been converted to use PM 64*4882a593Smuzhiyun * runtime calls in place of clk_enable()/clk_disable(), @find_idlest and 65*4882a593Smuzhiyun * @find_companion must, unfortunately, remain. 66*4882a593Smuzhiyun */ 67*4882a593Smuzhiyun struct clkops { 68*4882a593Smuzhiyun int (*enable)(struct clk *); 69*4882a593Smuzhiyun void (*disable)(struct clk *); 70*4882a593Smuzhiyun void (*find_idlest)(struct clk *, void __iomem **, 71*4882a593Smuzhiyun u8 *, u8 *); 72*4882a593Smuzhiyun void (*find_companion)(struct clk *, void __iomem **, 73*4882a593Smuzhiyun u8 *); 74*4882a593Smuzhiyun void (*allow_idle)(struct clk *); 75*4882a593Smuzhiyun void (*deny_idle)(struct clk *); 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * struct clk.flags possibilities 80*4882a593Smuzhiyun * 81*4882a593Smuzhiyun * XXX document the rest of the clock flags here 82*4882a593Smuzhiyun * 83*4882a593Smuzhiyun * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL 84*4882a593Smuzhiyun * bits share the same register. This flag allows the 85*4882a593Smuzhiyun * omap4_dpllmx*() code to determine which GATE_CTRL bit field 86*4882a593Smuzhiyun * should be used. This is a temporary solution - a better approach 87*4882a593Smuzhiyun * would be to associate clock type-specific data with the clock, 88*4882a593Smuzhiyun * similar to the struct dpll_data approach. 89*4882a593Smuzhiyun */ 90*4882a593Smuzhiyun #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */ 91*4882a593Smuzhiyun #define CLOCK_IDLE_CONTROL (1 << 1) 92*4882a593Smuzhiyun #define CLOCK_NO_IDLE_PARENT (1 << 2) 93*4882a593Smuzhiyun #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */ 94*4882a593Smuzhiyun #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */ 95*4882a593Smuzhiyun #define CLOCK_CLKOUTX2 (1 << 5) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /** 98*4882a593Smuzhiyun * struct clk - OMAP struct clk 99*4882a593Smuzhiyun * @node: list_head connecting this clock into the full clock list 100*4882a593Smuzhiyun * @ops: struct clkops * for this clock 101*4882a593Smuzhiyun * @name: the name of the clock in the hardware (used in hwmod data and debug) 102*4882a593Smuzhiyun * @parent: pointer to this clock's parent struct clk 103*4882a593Smuzhiyun * @children: list_head connecting to the child clks' @sibling list_heads 104*4882a593Smuzhiyun * @sibling: list_head connecting this clk to its parent clk's @children 105*4882a593Smuzhiyun * @rate: current clock rate 106*4882a593Smuzhiyun * @enable_reg: register to write to enable the clock (see @enable_bit) 107*4882a593Smuzhiyun * @recalc: fn ptr that returns the clock's current rate 108*4882a593Smuzhiyun * @set_rate: fn ptr that can change the clock's current rate 109*4882a593Smuzhiyun * @round_rate: fn ptr that can round the clock's current rate 110*4882a593Smuzhiyun * @init: fn ptr to do clock-specific initialization 111*4882a593Smuzhiyun * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg) 112*4882a593Smuzhiyun * @usecount: number of users that have requested this clock to be enabled 113*4882a593Smuzhiyun * @fixed_div: when > 0, this clock's rate is its parent's rate / @fixed_div 114*4882a593Smuzhiyun * @flags: see "struct clk.flags possibilities" above 115*4882a593Smuzhiyun * @rate_offset: bitshift for rate selection bitfield (OMAP1 only) 116*4882a593Smuzhiyun * @src_offset: bitshift for source selection bitfield (OMAP1 only) 117*4882a593Smuzhiyun * 118*4882a593Smuzhiyun * XXX @rate_offset, @src_offset should probably be removed and OMAP1 119*4882a593Smuzhiyun * clock code converted to use clksel. 120*4882a593Smuzhiyun * 121*4882a593Smuzhiyun * XXX @usecount is poorly named. It should be "enable_count" or 122*4882a593Smuzhiyun * something similar. "users" in the description refers to kernel 123*4882a593Smuzhiyun * code (core code or drivers) that have called clk_enable() and not 124*4882a593Smuzhiyun * yet called clk_disable(); the usecount of parent clocks is also 125*4882a593Smuzhiyun * incremented by the clock code when clk_enable() is called on child 126*4882a593Smuzhiyun * clocks and decremented by the clock code when clk_disable() is 127*4882a593Smuzhiyun * called on child clocks. 128*4882a593Smuzhiyun * 129*4882a593Smuzhiyun * XXX @clkdm, @usecount, @children, @sibling should be marked for 130*4882a593Smuzhiyun * internal use only. 131*4882a593Smuzhiyun * 132*4882a593Smuzhiyun * @children and @sibling are used to optimize parent-to-child clock 133*4882a593Smuzhiyun * tree traversals. (child-to-parent traversals use @parent.) 134*4882a593Smuzhiyun * 135*4882a593Smuzhiyun * XXX The notion of the clock's current rate probably needs to be 136*4882a593Smuzhiyun * separated from the clock's target rate. 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun struct clk { 139*4882a593Smuzhiyun struct list_head node; 140*4882a593Smuzhiyun const struct clkops *ops; 141*4882a593Smuzhiyun const char *name; 142*4882a593Smuzhiyun struct clk *parent; 143*4882a593Smuzhiyun struct list_head children; 144*4882a593Smuzhiyun struct list_head sibling; /* node for children */ 145*4882a593Smuzhiyun unsigned long rate; 146*4882a593Smuzhiyun void __iomem *enable_reg; 147*4882a593Smuzhiyun unsigned long (*recalc)(struct clk *); 148*4882a593Smuzhiyun int (*set_rate)(struct clk *, unsigned long); 149*4882a593Smuzhiyun long (*round_rate)(struct clk *, unsigned long); 150*4882a593Smuzhiyun void (*init)(struct clk *); 151*4882a593Smuzhiyun u8 enable_bit; 152*4882a593Smuzhiyun s8 usecount; 153*4882a593Smuzhiyun u8 fixed_div; 154*4882a593Smuzhiyun u8 flags; 155*4882a593Smuzhiyun u8 rate_offset; 156*4882a593Smuzhiyun u8 src_offset; 157*4882a593Smuzhiyun #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS) 158*4882a593Smuzhiyun struct dentry *dent; /* For visible tree hierarchy */ 159*4882a593Smuzhiyun #endif 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun struct clk_functions { 163*4882a593Smuzhiyun int (*clk_enable)(struct clk *clk); 164*4882a593Smuzhiyun void (*clk_disable)(struct clk *clk); 165*4882a593Smuzhiyun long (*clk_round_rate)(struct clk *clk, unsigned long rate); 166*4882a593Smuzhiyun int (*clk_set_rate)(struct clk *clk, unsigned long rate); 167*4882a593Smuzhiyun int (*clk_set_parent)(struct clk *clk, struct clk *parent); 168*4882a593Smuzhiyun void (*clk_allow_idle)(struct clk *clk); 169*4882a593Smuzhiyun void (*clk_deny_idle)(struct clk *clk); 170*4882a593Smuzhiyun void (*clk_disable_unused)(struct clk *clk); 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun extern int clk_init(struct clk_functions *custom_clocks); 174*4882a593Smuzhiyun extern void clk_preinit(struct clk *clk); 175*4882a593Smuzhiyun extern int clk_register(struct clk *clk); 176*4882a593Smuzhiyun extern void clk_reparent(struct clk *child, struct clk *parent); 177*4882a593Smuzhiyun extern void clk_unregister(struct clk *clk); 178*4882a593Smuzhiyun extern void propagate_rate(struct clk *clk); 179*4882a593Smuzhiyun extern void recalculate_root_clocks(void); 180*4882a593Smuzhiyun extern unsigned long followparent_recalc(struct clk *clk); 181*4882a593Smuzhiyun extern void clk_enable_init_clocks(void); 182*4882a593Smuzhiyun unsigned long omap_fixed_divisor_recalc(struct clk *clk); 183*4882a593Smuzhiyun extern struct clk *omap_clk_get_by_name(const char *name); 184*4882a593Smuzhiyun extern int omap_clk_enable_autoidle_all(void); 185*4882a593Smuzhiyun extern int omap_clk_disable_autoidle_all(void); 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun extern const struct clkops clkops_null; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun extern struct clk dummy_ck; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun int omap1_clk_init(void); 192*4882a593Smuzhiyun void omap1_clk_late_init(void); 193*4882a593Smuzhiyun extern int omap1_clk_enable(struct clk *clk); 194*4882a593Smuzhiyun extern void omap1_clk_disable(struct clk *clk); 195*4882a593Smuzhiyun extern long omap1_clk_round_rate(struct clk *clk, unsigned long rate); 196*4882a593Smuzhiyun extern int omap1_clk_set_rate(struct clk *clk, unsigned long rate); 197*4882a593Smuzhiyun extern unsigned long omap1_ckctl_recalc(struct clk *clk); 198*4882a593Smuzhiyun extern int omap1_set_sossi_rate(struct clk *clk, unsigned long rate); 199*4882a593Smuzhiyun extern unsigned long omap1_sossi_recalc(struct clk *clk); 200*4882a593Smuzhiyun extern unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk); 201*4882a593Smuzhiyun extern int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate); 202*4882a593Smuzhiyun extern int omap1_set_uart_rate(struct clk *clk, unsigned long rate); 203*4882a593Smuzhiyun extern unsigned long omap1_uart_recalc(struct clk *clk); 204*4882a593Smuzhiyun extern int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate); 205*4882a593Smuzhiyun extern long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate); 206*4882a593Smuzhiyun extern void omap1_init_ext_clk(struct clk *clk); 207*4882a593Smuzhiyun extern int omap1_select_table_rate(struct clk *clk, unsigned long rate); 208*4882a593Smuzhiyun extern long omap1_round_to_table_rate(struct clk *clk, unsigned long rate); 209*4882a593Smuzhiyun extern int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate); 210*4882a593Smuzhiyun extern long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate); 211*4882a593Smuzhiyun extern unsigned long omap1_watchdog_recalc(struct clk *clk); 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #ifdef CONFIG_OMAP_RESET_CLOCKS 214*4882a593Smuzhiyun extern void omap1_clk_disable_unused(struct clk *clk); 215*4882a593Smuzhiyun #else 216*4882a593Smuzhiyun #define omap1_clk_disable_unused NULL 217*4882a593Smuzhiyun #endif 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun struct uart_clk { 220*4882a593Smuzhiyun struct clk clk; 221*4882a593Smuzhiyun unsigned long sysc_addr; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* Provide a method for preventing idling some ARM IDLECT clocks */ 225*4882a593Smuzhiyun struct arm_idlect1_clk { 226*4882a593Smuzhiyun struct clk clk; 227*4882a593Smuzhiyun unsigned long no_idle_count; 228*4882a593Smuzhiyun __u8 idlect_shift; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* ARM_CKCTL bit shifts */ 232*4882a593Smuzhiyun #define CKCTL_PERDIV_OFFSET 0 233*4882a593Smuzhiyun #define CKCTL_LCDDIV_OFFSET 2 234*4882a593Smuzhiyun #define CKCTL_ARMDIV_OFFSET 4 235*4882a593Smuzhiyun #define CKCTL_DSPDIV_OFFSET 6 236*4882a593Smuzhiyun #define CKCTL_TCDIV_OFFSET 8 237*4882a593Smuzhiyun #define CKCTL_DSPMMUDIV_OFFSET 10 238*4882a593Smuzhiyun /*#define ARM_TIMXO 12*/ 239*4882a593Smuzhiyun #define EN_DSPCK 13 240*4882a593Smuzhiyun /*#define ARM_INTHCK_SEL 14*/ /* Divide-by-2 for mpu inth_ck */ 241*4882a593Smuzhiyun /* DSP_CKCTL bit shifts */ 242*4882a593Smuzhiyun #define CKCTL_DSPPERDIV_OFFSET 0 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* ARM_IDLECT2 bit shifts */ 245*4882a593Smuzhiyun #define EN_WDTCK 0 246*4882a593Smuzhiyun #define EN_XORPCK 1 247*4882a593Smuzhiyun #define EN_PERCK 2 248*4882a593Smuzhiyun #define EN_LCDCK 3 249*4882a593Smuzhiyun #define EN_LBCK 4 /* Not on 1610/1710 */ 250*4882a593Smuzhiyun /*#define EN_HSABCK 5*/ 251*4882a593Smuzhiyun #define EN_APICK 6 252*4882a593Smuzhiyun #define EN_TIMCK 7 253*4882a593Smuzhiyun #define DMACK_REQ 8 254*4882a593Smuzhiyun #define EN_GPIOCK 9 /* Not on 1610/1710 */ 255*4882a593Smuzhiyun /*#define EN_LBFREECK 10*/ 256*4882a593Smuzhiyun #define EN_CKOUT_ARM 11 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* ARM_IDLECT3 bit shifts */ 259*4882a593Smuzhiyun #define EN_OCPI_CK 0 260*4882a593Smuzhiyun #define EN_TC1_CK 2 261*4882a593Smuzhiyun #define EN_TC2_CK 4 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* DSP_IDLECT2 bit shifts (0,1,2 are same as for ARM_IDLECT2) */ 264*4882a593Smuzhiyun #define EN_DSPTIMCK 5 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* Various register defines for clock controls scattered around OMAP chip */ 267*4882a593Smuzhiyun #define SDW_MCLK_INV_BIT 2 /* In ULPD_CLKC_CTRL */ 268*4882a593Smuzhiyun #define USB_MCLK_EN_BIT 4 /* In ULPD_CLKC_CTRL */ 269*4882a593Smuzhiyun #define USB_HOST_HHC_UHOST_EN 9 /* In MOD_CONF_CTRL_0 */ 270*4882a593Smuzhiyun #define SWD_ULPD_PLL_CLK_REQ 1 /* In SWD_CLK_DIV_CTRL_SEL */ 271*4882a593Smuzhiyun #define COM_ULPD_PLL_CLK_REQ 1 /* In COM_CLK_DIV_CTRL_SEL */ 272*4882a593Smuzhiyun #define SWD_CLK_DIV_CTRL_SEL 0xfffe0874 273*4882a593Smuzhiyun #define COM_CLK_DIV_CTRL_SEL 0xfffe0878 274*4882a593Smuzhiyun #define SOFT_REQ_REG 0xfffe0834 275*4882a593Smuzhiyun #define SOFT_REQ_REG2 0xfffe0880 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun extern __u32 arm_idlect1_mask; 278*4882a593Smuzhiyun extern struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun extern const struct clkops clkops_dspck; 281*4882a593Smuzhiyun extern const struct clkops clkops_dummy; 282*4882a593Smuzhiyun extern const struct clkops clkops_uart_16xx; 283*4882a593Smuzhiyun extern const struct clkops clkops_generic; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* used for passing SoC type to omap1_{select,round_to}_table_rate() */ 286*4882a593Smuzhiyun extern u32 cpu_mask; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #endif 289