xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap1/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/arch/arm/mach-omap1/clock.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
6*4882a593Smuzhiyun  *  Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  Modified to use omap shared clock framework by
9*4882a593Smuzhiyun  *  Tony Lindgren <tony@atomide.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/clkdev.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/mach-types.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <mach/hardware.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "soc.h"
25*4882a593Smuzhiyun #include "iomap.h"
26*4882a593Smuzhiyun #include "clock.h"
27*4882a593Smuzhiyun #include "opp.h"
28*4882a593Smuzhiyun #include "sram.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun __u32 arm_idlect1_mask;
31*4882a593Smuzhiyun struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static LIST_HEAD(clocks);
34*4882a593Smuzhiyun static DEFINE_MUTEX(clocks_mutex);
35*4882a593Smuzhiyun static DEFINE_SPINLOCK(clockfw_lock);
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * Omap1 specific clock functions
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun 
omap1_uart_recalc(struct clk * clk)41*4882a593Smuzhiyun unsigned long omap1_uart_recalc(struct clk *clk)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	unsigned int val = __raw_readl(clk->enable_reg);
44*4882a593Smuzhiyun 	return val & 1 << clk->enable_bit ? 48000000 : 12000000;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
omap1_sossi_recalc(struct clk * clk)47*4882a593Smuzhiyun unsigned long omap1_sossi_recalc(struct clk *clk)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	u32 div = omap_readl(MOD_CONF_CTRL_1);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	div = (div >> 17) & 0x7;
52*4882a593Smuzhiyun 	div++;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return clk->parent->rate / div;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
omap1_clk_allow_idle(struct clk * clk)57*4882a593Smuzhiyun static void omap1_clk_allow_idle(struct clk *clk)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (!(clk->flags & CLOCK_IDLE_CONTROL))
62*4882a593Smuzhiyun 		return;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
65*4882a593Smuzhiyun 		arm_idlect1_mask |= 1 << iclk->idlect_shift;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
omap1_clk_deny_idle(struct clk * clk)68*4882a593Smuzhiyun static void omap1_clk_deny_idle(struct clk *clk)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (!(clk->flags & CLOCK_IDLE_CONTROL))
73*4882a593Smuzhiyun 		return;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (iclk->no_idle_count++ == 0)
76*4882a593Smuzhiyun 		arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
verify_ckctl_value(__u16 newval)79*4882a593Smuzhiyun static __u16 verify_ckctl_value(__u16 newval)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	/* This function checks for following limitations set
82*4882a593Smuzhiyun 	 * by the hardware (all conditions must be true):
83*4882a593Smuzhiyun 	 * DSPMMU_CK == DSP_CK  or  DSPMMU_CK == DSP_CK/2
84*4882a593Smuzhiyun 	 * ARM_CK >= TC_CK
85*4882a593Smuzhiyun 	 * DSP_CK >= TC_CK
86*4882a593Smuzhiyun 	 * DSPMMU_CK >= TC_CK
87*4882a593Smuzhiyun 	 *
88*4882a593Smuzhiyun 	 * In addition following rules are enforced:
89*4882a593Smuzhiyun 	 * LCD_CK <= TC_CK
90*4882a593Smuzhiyun 	 * ARMPER_CK <= TC_CK
91*4882a593Smuzhiyun 	 *
92*4882a593Smuzhiyun 	 * However, maximum frequencies are not checked for!
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	__u8 per_exp;
95*4882a593Smuzhiyun 	__u8 lcd_exp;
96*4882a593Smuzhiyun 	__u8 arm_exp;
97*4882a593Smuzhiyun 	__u8 dsp_exp;
98*4882a593Smuzhiyun 	__u8 tc_exp;
99*4882a593Smuzhiyun 	__u8 dspmmu_exp;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
102*4882a593Smuzhiyun 	lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
103*4882a593Smuzhiyun 	arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
104*4882a593Smuzhiyun 	dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
105*4882a593Smuzhiyun 	tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
106*4882a593Smuzhiyun 	dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (dspmmu_exp < dsp_exp)
109*4882a593Smuzhiyun 		dspmmu_exp = dsp_exp;
110*4882a593Smuzhiyun 	if (dspmmu_exp > dsp_exp+1)
111*4882a593Smuzhiyun 		dspmmu_exp = dsp_exp+1;
112*4882a593Smuzhiyun 	if (tc_exp < arm_exp)
113*4882a593Smuzhiyun 		tc_exp = arm_exp;
114*4882a593Smuzhiyun 	if (tc_exp < dspmmu_exp)
115*4882a593Smuzhiyun 		tc_exp = dspmmu_exp;
116*4882a593Smuzhiyun 	if (tc_exp > lcd_exp)
117*4882a593Smuzhiyun 		lcd_exp = tc_exp;
118*4882a593Smuzhiyun 	if (tc_exp > per_exp)
119*4882a593Smuzhiyun 		per_exp = tc_exp;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	newval &= 0xf000;
122*4882a593Smuzhiyun 	newval |= per_exp << CKCTL_PERDIV_OFFSET;
123*4882a593Smuzhiyun 	newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
124*4882a593Smuzhiyun 	newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
125*4882a593Smuzhiyun 	newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
126*4882a593Smuzhiyun 	newval |= tc_exp << CKCTL_TCDIV_OFFSET;
127*4882a593Smuzhiyun 	newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return newval;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
calc_dsor_exp(struct clk * clk,unsigned long rate)132*4882a593Smuzhiyun static int calc_dsor_exp(struct clk *clk, unsigned long rate)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	/* Note: If target frequency is too low, this function will return 4,
135*4882a593Smuzhiyun 	 * which is invalid value. Caller must check for this value and act
136*4882a593Smuzhiyun 	 * accordingly.
137*4882a593Smuzhiyun 	 *
138*4882a593Smuzhiyun 	 * Note: This function does not check for following limitations set
139*4882a593Smuzhiyun 	 * by the hardware (all conditions must be true):
140*4882a593Smuzhiyun 	 * DSPMMU_CK == DSP_CK  or  DSPMMU_CK == DSP_CK/2
141*4882a593Smuzhiyun 	 * ARM_CK >= TC_CK
142*4882a593Smuzhiyun 	 * DSP_CK >= TC_CK
143*4882a593Smuzhiyun 	 * DSPMMU_CK >= TC_CK
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	unsigned long realrate;
146*4882a593Smuzhiyun 	struct clk * parent;
147*4882a593Smuzhiyun 	unsigned  dsor_exp;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	parent = clk->parent;
150*4882a593Smuzhiyun 	if (unlikely(parent == NULL))
151*4882a593Smuzhiyun 		return -EIO;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	realrate = parent->rate;
154*4882a593Smuzhiyun 	for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
155*4882a593Smuzhiyun 		if (realrate <= rate)
156*4882a593Smuzhiyun 			break;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		realrate /= 2;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return dsor_exp;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
omap1_ckctl_recalc(struct clk * clk)164*4882a593Smuzhiyun unsigned long omap1_ckctl_recalc(struct clk *clk)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	/* Calculate divisor encoded as 2-bit exponent */
167*4882a593Smuzhiyun 	int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return clk->parent->rate / dsor;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
omap1_ckctl_recalc_dsp_domain(struct clk * clk)172*4882a593Smuzhiyun unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	int dsor;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Calculate divisor encoded as 2-bit exponent
177*4882a593Smuzhiyun 	 *
178*4882a593Smuzhiyun 	 * The clock control bits are in DSP domain,
179*4882a593Smuzhiyun 	 * so api_ck is needed for access.
180*4882a593Smuzhiyun 	 * Note that DSP_CKCTL virt addr = phys addr, so
181*4882a593Smuzhiyun 	 * we must use __raw_readw() instead of omap_readw().
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	omap1_clk_enable(api_ck_p);
184*4882a593Smuzhiyun 	dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
185*4882a593Smuzhiyun 	omap1_clk_disable(api_ck_p);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return clk->parent->rate / dsor;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* MPU virtual clock functions */
omap1_select_table_rate(struct clk * clk,unsigned long rate)191*4882a593Smuzhiyun int omap1_select_table_rate(struct clk *clk, unsigned long rate)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	/* Find the highest supported frequency <= rate and switch to it */
194*4882a593Smuzhiyun 	struct mpu_rate * ptr;
195*4882a593Smuzhiyun 	unsigned long ref_rate;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ref_rate = ck_ref_p->rate;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	for (ptr = omap1_rate_table; ptr->rate; ptr++) {
200*4882a593Smuzhiyun 		if (!(ptr->flags & cpu_mask))
201*4882a593Smuzhiyun 			continue;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		if (ptr->xtal != ref_rate)
204*4882a593Smuzhiyun 			continue;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		/* Can check only after xtal frequency check */
207*4882a593Smuzhiyun 		if (ptr->rate <= rate)
208*4882a593Smuzhiyun 			break;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (!ptr->rate)
212*4882a593Smuzhiyun 		return -EINVAL;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/*
215*4882a593Smuzhiyun 	 * In most cases we should not need to reprogram DPLL.
216*4882a593Smuzhiyun 	 * Reprogramming the DPLL is tricky, it must be done from SRAM.
217*4882a593Smuzhiyun 	 */
218*4882a593Smuzhiyun 	omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* XXX Do we need to recalculate the tree below DPLL1 at this point? */
221*4882a593Smuzhiyun 	ck_dpll1_p->rate = ptr->pll_rate;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
omap1_clk_set_rate_dsp_domain(struct clk * clk,unsigned long rate)226*4882a593Smuzhiyun int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	int dsor_exp;
229*4882a593Smuzhiyun 	u16 regval;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	dsor_exp = calc_dsor_exp(clk, rate);
232*4882a593Smuzhiyun 	if (dsor_exp > 3)
233*4882a593Smuzhiyun 		dsor_exp = -EINVAL;
234*4882a593Smuzhiyun 	if (dsor_exp < 0)
235*4882a593Smuzhiyun 		return dsor_exp;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	regval = __raw_readw(DSP_CKCTL);
238*4882a593Smuzhiyun 	regval &= ~(3 << clk->rate_offset);
239*4882a593Smuzhiyun 	regval |= dsor_exp << clk->rate_offset;
240*4882a593Smuzhiyun 	__raw_writew(regval, DSP_CKCTL);
241*4882a593Smuzhiyun 	clk->rate = clk->parent->rate / (1 << dsor_exp);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
omap1_clk_round_rate_ckctl_arm(struct clk * clk,unsigned long rate)246*4882a593Smuzhiyun long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	int dsor_exp = calc_dsor_exp(clk, rate);
249*4882a593Smuzhiyun 	if (dsor_exp < 0)
250*4882a593Smuzhiyun 		return dsor_exp;
251*4882a593Smuzhiyun 	if (dsor_exp > 3)
252*4882a593Smuzhiyun 		dsor_exp = 3;
253*4882a593Smuzhiyun 	return clk->parent->rate / (1 << dsor_exp);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
omap1_clk_set_rate_ckctl_arm(struct clk * clk,unsigned long rate)256*4882a593Smuzhiyun int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	int dsor_exp;
259*4882a593Smuzhiyun 	u16 regval;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	dsor_exp = calc_dsor_exp(clk, rate);
262*4882a593Smuzhiyun 	if (dsor_exp > 3)
263*4882a593Smuzhiyun 		dsor_exp = -EINVAL;
264*4882a593Smuzhiyun 	if (dsor_exp < 0)
265*4882a593Smuzhiyun 		return dsor_exp;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	regval = omap_readw(ARM_CKCTL);
268*4882a593Smuzhiyun 	regval &= ~(3 << clk->rate_offset);
269*4882a593Smuzhiyun 	regval |= dsor_exp << clk->rate_offset;
270*4882a593Smuzhiyun 	regval = verify_ckctl_value(regval);
271*4882a593Smuzhiyun 	omap_writew(regval, ARM_CKCTL);
272*4882a593Smuzhiyun 	clk->rate = clk->parent->rate / (1 << dsor_exp);
273*4882a593Smuzhiyun 	return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
omap1_round_to_table_rate(struct clk * clk,unsigned long rate)276*4882a593Smuzhiyun long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	/* Find the highest supported frequency <= rate */
279*4882a593Smuzhiyun 	struct mpu_rate * ptr;
280*4882a593Smuzhiyun 	long highest_rate;
281*4882a593Smuzhiyun 	unsigned long ref_rate;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	ref_rate = ck_ref_p->rate;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	highest_rate = -EINVAL;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	for (ptr = omap1_rate_table; ptr->rate; ptr++) {
288*4882a593Smuzhiyun 		if (!(ptr->flags & cpu_mask))
289*4882a593Smuzhiyun 			continue;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		if (ptr->xtal != ref_rate)
292*4882a593Smuzhiyun 			continue;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		highest_rate = ptr->rate;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		/* Can check only after xtal frequency check */
297*4882a593Smuzhiyun 		if (ptr->rate <= rate)
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return highest_rate;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
calc_ext_dsor(unsigned long rate)304*4882a593Smuzhiyun static unsigned calc_ext_dsor(unsigned long rate)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	unsigned dsor;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* MCLK and BCLK divisor selection is not linear:
309*4882a593Smuzhiyun 	 * freq = 96MHz / dsor
310*4882a593Smuzhiyun 	 *
311*4882a593Smuzhiyun 	 * RATIO_SEL range: dsor <-> RATIO_SEL
312*4882a593Smuzhiyun 	 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
313*4882a593Smuzhiyun 	 * 6..48:  (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
314*4882a593Smuzhiyun 	 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
315*4882a593Smuzhiyun 	 * can not be used.
316*4882a593Smuzhiyun 	 */
317*4882a593Smuzhiyun 	for (dsor = 2; dsor < 96; ++dsor) {
318*4882a593Smuzhiyun 		if ((dsor & 1) && dsor > 8)
319*4882a593Smuzhiyun 			continue;
320*4882a593Smuzhiyun 		if (rate >= 96000000 / dsor)
321*4882a593Smuzhiyun 			break;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	return dsor;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /* XXX Only needed on 1510 */
omap1_set_uart_rate(struct clk * clk,unsigned long rate)327*4882a593Smuzhiyun int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	unsigned int val;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	val = __raw_readl(clk->enable_reg);
332*4882a593Smuzhiyun 	if (rate == 12000000)
333*4882a593Smuzhiyun 		val &= ~(1 << clk->enable_bit);
334*4882a593Smuzhiyun 	else if (rate == 48000000)
335*4882a593Smuzhiyun 		val |= (1 << clk->enable_bit);
336*4882a593Smuzhiyun 	else
337*4882a593Smuzhiyun 		return -EINVAL;
338*4882a593Smuzhiyun 	__raw_writel(val, clk->enable_reg);
339*4882a593Smuzhiyun 	clk->rate = rate;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* External clock (MCLK & BCLK) functions */
omap1_set_ext_clk_rate(struct clk * clk,unsigned long rate)345*4882a593Smuzhiyun int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	unsigned dsor;
348*4882a593Smuzhiyun 	__u16 ratio_bits;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dsor = calc_ext_dsor(rate);
351*4882a593Smuzhiyun 	clk->rate = 96000000 / dsor;
352*4882a593Smuzhiyun 	if (dsor > 8)
353*4882a593Smuzhiyun 		ratio_bits = ((dsor - 8) / 2 + 6) << 2;
354*4882a593Smuzhiyun 	else
355*4882a593Smuzhiyun 		ratio_bits = (dsor - 2) << 2;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
358*4882a593Smuzhiyun 	__raw_writew(ratio_bits, clk->enable_reg);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
omap1_set_sossi_rate(struct clk * clk,unsigned long rate)363*4882a593Smuzhiyun int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	u32 l;
366*4882a593Smuzhiyun 	int div;
367*4882a593Smuzhiyun 	unsigned long p_rate;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	p_rate = clk->parent->rate;
370*4882a593Smuzhiyun 	/* Round towards slower frequency */
371*4882a593Smuzhiyun 	div = (p_rate + rate - 1) / rate;
372*4882a593Smuzhiyun 	div--;
373*4882a593Smuzhiyun 	if (div < 0 || div > 7)
374*4882a593Smuzhiyun 		return -EINVAL;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	l = omap_readl(MOD_CONF_CTRL_1);
377*4882a593Smuzhiyun 	l &= ~(7 << 17);
378*4882a593Smuzhiyun 	l |= div << 17;
379*4882a593Smuzhiyun 	omap_writel(l, MOD_CONF_CTRL_1);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	clk->rate = p_rate / (div + 1);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
omap1_round_ext_clk_rate(struct clk * clk,unsigned long rate)386*4882a593Smuzhiyun long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	return 96000000 / calc_ext_dsor(rate);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
omap1_init_ext_clk(struct clk * clk)391*4882a593Smuzhiyun void omap1_init_ext_clk(struct clk *clk)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	unsigned dsor;
394*4882a593Smuzhiyun 	__u16 ratio_bits;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* Determine current rate and ensure clock is based on 96MHz APLL */
397*4882a593Smuzhiyun 	ratio_bits = __raw_readw(clk->enable_reg) & ~1;
398*4882a593Smuzhiyun 	__raw_writew(ratio_bits, clk->enable_reg);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ratio_bits = (ratio_bits & 0xfc) >> 2;
401*4882a593Smuzhiyun 	if (ratio_bits > 6)
402*4882a593Smuzhiyun 		dsor = (ratio_bits - 6) * 2 + 8;
403*4882a593Smuzhiyun 	else
404*4882a593Smuzhiyun 		dsor = ratio_bits + 2;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	clk-> rate = 96000000 / dsor;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
omap1_clk_enable(struct clk * clk)409*4882a593Smuzhiyun int omap1_clk_enable(struct clk *clk)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	int ret = 0;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (clk->usecount++ == 0) {
414*4882a593Smuzhiyun 		if (clk->parent) {
415*4882a593Smuzhiyun 			ret = omap1_clk_enable(clk->parent);
416*4882a593Smuzhiyun 			if (ret)
417*4882a593Smuzhiyun 				goto err;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 			if (clk->flags & CLOCK_NO_IDLE_PARENT)
420*4882a593Smuzhiyun 				omap1_clk_deny_idle(clk->parent);
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		ret = clk->ops->enable(clk);
424*4882a593Smuzhiyun 		if (ret) {
425*4882a593Smuzhiyun 			if (clk->parent)
426*4882a593Smuzhiyun 				omap1_clk_disable(clk->parent);
427*4882a593Smuzhiyun 			goto err;
428*4882a593Smuzhiyun 		}
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 	return ret;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun err:
433*4882a593Smuzhiyun 	clk->usecount--;
434*4882a593Smuzhiyun 	return ret;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
omap1_clk_disable(struct clk * clk)437*4882a593Smuzhiyun void omap1_clk_disable(struct clk *clk)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	if (clk->usecount > 0 && !(--clk->usecount)) {
440*4882a593Smuzhiyun 		clk->ops->disable(clk);
441*4882a593Smuzhiyun 		if (likely(clk->parent)) {
442*4882a593Smuzhiyun 			omap1_clk_disable(clk->parent);
443*4882a593Smuzhiyun 			if (clk->flags & CLOCK_NO_IDLE_PARENT)
444*4882a593Smuzhiyun 				omap1_clk_allow_idle(clk->parent);
445*4882a593Smuzhiyun 		}
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
omap1_clk_enable_generic(struct clk * clk)449*4882a593Smuzhiyun static int omap1_clk_enable_generic(struct clk *clk)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	__u16 regval16;
452*4882a593Smuzhiyun 	__u32 regval32;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (unlikely(clk->enable_reg == NULL)) {
455*4882a593Smuzhiyun 		printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
456*4882a593Smuzhiyun 		       clk->name);
457*4882a593Smuzhiyun 		return -EINVAL;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (clk->flags & ENABLE_REG_32BIT) {
461*4882a593Smuzhiyun 		regval32 = __raw_readl(clk->enable_reg);
462*4882a593Smuzhiyun 		regval32 |= (1 << clk->enable_bit);
463*4882a593Smuzhiyun 		__raw_writel(regval32, clk->enable_reg);
464*4882a593Smuzhiyun 	} else {
465*4882a593Smuzhiyun 		regval16 = __raw_readw(clk->enable_reg);
466*4882a593Smuzhiyun 		regval16 |= (1 << clk->enable_bit);
467*4882a593Smuzhiyun 		__raw_writew(regval16, clk->enable_reg);
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
omap1_clk_disable_generic(struct clk * clk)473*4882a593Smuzhiyun static void omap1_clk_disable_generic(struct clk *clk)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	__u16 regval16;
476*4882a593Smuzhiyun 	__u32 regval32;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (clk->enable_reg == NULL)
479*4882a593Smuzhiyun 		return;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (clk->flags & ENABLE_REG_32BIT) {
482*4882a593Smuzhiyun 		regval32 = __raw_readl(clk->enable_reg);
483*4882a593Smuzhiyun 		regval32 &= ~(1 << clk->enable_bit);
484*4882a593Smuzhiyun 		__raw_writel(regval32, clk->enable_reg);
485*4882a593Smuzhiyun 	} else {
486*4882a593Smuzhiyun 		regval16 = __raw_readw(clk->enable_reg);
487*4882a593Smuzhiyun 		regval16 &= ~(1 << clk->enable_bit);
488*4882a593Smuzhiyun 		__raw_writew(regval16, clk->enable_reg);
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun const struct clkops clkops_generic = {
493*4882a593Smuzhiyun 	.enable		= omap1_clk_enable_generic,
494*4882a593Smuzhiyun 	.disable	= omap1_clk_disable_generic,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
omap1_clk_enable_dsp_domain(struct clk * clk)497*4882a593Smuzhiyun static int omap1_clk_enable_dsp_domain(struct clk *clk)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	int retval;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	retval = omap1_clk_enable(api_ck_p);
502*4882a593Smuzhiyun 	if (!retval) {
503*4882a593Smuzhiyun 		retval = omap1_clk_enable_generic(clk);
504*4882a593Smuzhiyun 		omap1_clk_disable(api_ck_p);
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return retval;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
omap1_clk_disable_dsp_domain(struct clk * clk)510*4882a593Smuzhiyun static void omap1_clk_disable_dsp_domain(struct clk *clk)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	if (omap1_clk_enable(api_ck_p) == 0) {
513*4882a593Smuzhiyun 		omap1_clk_disable_generic(clk);
514*4882a593Smuzhiyun 		omap1_clk_disable(api_ck_p);
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun const struct clkops clkops_dspck = {
519*4882a593Smuzhiyun 	.enable		= omap1_clk_enable_dsp_domain,
520*4882a593Smuzhiyun 	.disable	= omap1_clk_disable_dsp_domain,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* XXX SYSC register handling does not belong in the clock framework */
omap1_clk_enable_uart_functional_16xx(struct clk * clk)524*4882a593Smuzhiyun static int omap1_clk_enable_uart_functional_16xx(struct clk *clk)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	int ret;
527*4882a593Smuzhiyun 	struct uart_clk *uclk;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	ret = omap1_clk_enable_generic(clk);
530*4882a593Smuzhiyun 	if (ret == 0) {
531*4882a593Smuzhiyun 		/* Set smart idle acknowledgement mode */
532*4882a593Smuzhiyun 		uclk = (struct uart_clk *)clk;
533*4882a593Smuzhiyun 		omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
534*4882a593Smuzhiyun 			    uclk->sysc_addr);
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	return ret;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /* XXX SYSC register handling does not belong in the clock framework */
omap1_clk_disable_uart_functional_16xx(struct clk * clk)541*4882a593Smuzhiyun static void omap1_clk_disable_uart_functional_16xx(struct clk *clk)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct uart_clk *uclk;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Set force idle acknowledgement mode */
546*4882a593Smuzhiyun 	uclk = (struct uart_clk *)clk;
547*4882a593Smuzhiyun 	omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	omap1_clk_disable_generic(clk);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun /* XXX SYSC register handling does not belong in the clock framework */
553*4882a593Smuzhiyun const struct clkops clkops_uart_16xx = {
554*4882a593Smuzhiyun 	.enable		= omap1_clk_enable_uart_functional_16xx,
555*4882a593Smuzhiyun 	.disable	= omap1_clk_disable_uart_functional_16xx,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
omap1_clk_round_rate(struct clk * clk,unsigned long rate)558*4882a593Smuzhiyun long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	if (clk->round_rate != NULL)
561*4882a593Smuzhiyun 		return clk->round_rate(clk, rate);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return clk->rate;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
omap1_clk_set_rate(struct clk * clk,unsigned long rate)566*4882a593Smuzhiyun int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	int  ret = -EINVAL;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (clk->set_rate)
571*4882a593Smuzhiyun 		ret = clk->set_rate(clk, rate);
572*4882a593Smuzhiyun 	return ret;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun  * Omap1 clock reset and init functions
577*4882a593Smuzhiyun  */
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #ifdef CONFIG_OMAP_RESET_CLOCKS
580*4882a593Smuzhiyun 
omap1_clk_disable_unused(struct clk * clk)581*4882a593Smuzhiyun void omap1_clk_disable_unused(struct clk *clk)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	__u32 regval32;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* Clocks in the DSP domain need api_ck. Just assume bootloader
586*4882a593Smuzhiyun 	 * has not enabled any DSP clocks */
587*4882a593Smuzhiyun 	if (clk->enable_reg == DSP_IDLECT2) {
588*4882a593Smuzhiyun 		pr_info("Skipping reset check for DSP domain clock \"%s\"\n",
589*4882a593Smuzhiyun 			clk->name);
590*4882a593Smuzhiyun 		return;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Is the clock already disabled? */
594*4882a593Smuzhiyun 	if (clk->flags & ENABLE_REG_32BIT)
595*4882a593Smuzhiyun 		regval32 = __raw_readl(clk->enable_reg);
596*4882a593Smuzhiyun 	else
597*4882a593Smuzhiyun 		regval32 = __raw_readw(clk->enable_reg);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	if ((regval32 & (1 << clk->enable_bit)) == 0)
600*4882a593Smuzhiyun 		return;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
603*4882a593Smuzhiyun 	clk->ops->disable(clk);
604*4882a593Smuzhiyun 	printk(" done\n");
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 
clk_enable(struct clk * clk)610*4882a593Smuzhiyun int clk_enable(struct clk *clk)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	unsigned long flags;
613*4882a593Smuzhiyun 	int ret;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
616*4882a593Smuzhiyun 		return -EINVAL;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
619*4882a593Smuzhiyun 	ret = omap1_clk_enable(clk);
620*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	return ret;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun EXPORT_SYMBOL(clk_enable);
625*4882a593Smuzhiyun 
clk_disable(struct clk * clk)626*4882a593Smuzhiyun void clk_disable(struct clk *clk)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	unsigned long flags;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
631*4882a593Smuzhiyun 		return;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
634*4882a593Smuzhiyun 	if (clk->usecount == 0) {
635*4882a593Smuzhiyun 		pr_err("Trying disable clock %s with 0 usecount\n",
636*4882a593Smuzhiyun 		       clk->name);
637*4882a593Smuzhiyun 		WARN_ON(1);
638*4882a593Smuzhiyun 		goto out;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	omap1_clk_disable(clk);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun out:
644*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun EXPORT_SYMBOL(clk_disable);
647*4882a593Smuzhiyun 
clk_get_rate(struct clk * clk)648*4882a593Smuzhiyun unsigned long clk_get_rate(struct clk *clk)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	unsigned long flags;
651*4882a593Smuzhiyun 	unsigned long ret;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
654*4882a593Smuzhiyun 		return 0;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
657*4882a593Smuzhiyun 	ret = clk->rate;
658*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return ret;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_rate);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun  * Optional clock functions defined in include/linux/clk.h
666*4882a593Smuzhiyun  */
667*4882a593Smuzhiyun 
clk_round_rate(struct clk * clk,unsigned long rate)668*4882a593Smuzhiyun long clk_round_rate(struct clk *clk, unsigned long rate)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	unsigned long flags;
671*4882a593Smuzhiyun 	long ret;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
674*4882a593Smuzhiyun 		return 0;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
677*4882a593Smuzhiyun 	ret = omap1_clk_round_rate(clk, rate);
678*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return ret;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun EXPORT_SYMBOL(clk_round_rate);
683*4882a593Smuzhiyun 
clk_set_rate(struct clk * clk,unsigned long rate)684*4882a593Smuzhiyun int clk_set_rate(struct clk *clk, unsigned long rate)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	unsigned long flags;
687*4882a593Smuzhiyun 	int ret = -EINVAL;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
690*4882a593Smuzhiyun 		return ret;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
693*4882a593Smuzhiyun 	ret = omap1_clk_set_rate(clk, rate);
694*4882a593Smuzhiyun 	if (ret == 0)
695*4882a593Smuzhiyun 		propagate_rate(clk);
696*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return ret;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_rate);
701*4882a593Smuzhiyun 
clk_set_parent(struct clk * clk,struct clk * parent)702*4882a593Smuzhiyun int clk_set_parent(struct clk *clk, struct clk *parent)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	WARN_ONCE(1, "clk_set_parent() not implemented for OMAP1\n");
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return -EINVAL;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_parent);
709*4882a593Smuzhiyun 
clk_get_parent(struct clk * clk)710*4882a593Smuzhiyun struct clk *clk_get_parent(struct clk *clk)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	return clk->parent;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_parent);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun /*
717*4882a593Smuzhiyun  * OMAP specific clock functions shared between omap1 and omap2
718*4882a593Smuzhiyun  */
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun /* Used for clocks that always have same value as the parent clock */
followparent_recalc(struct clk * clk)721*4882a593Smuzhiyun unsigned long followparent_recalc(struct clk *clk)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	return clk->parent->rate;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun  * Used for clocks that have the same value as the parent clock,
728*4882a593Smuzhiyun  * divided by some factor
729*4882a593Smuzhiyun  */
omap_fixed_divisor_recalc(struct clk * clk)730*4882a593Smuzhiyun unsigned long omap_fixed_divisor_recalc(struct clk *clk)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	WARN_ON(!clk->fixed_div);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return clk->parent->rate / clk->fixed_div;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
clk_reparent(struct clk * child,struct clk * parent)737*4882a593Smuzhiyun void clk_reparent(struct clk *child, struct clk *parent)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	list_del_init(&child->sibling);
740*4882a593Smuzhiyun 	if (parent)
741*4882a593Smuzhiyun 		list_add(&child->sibling, &parent->children);
742*4882a593Smuzhiyun 	child->parent = parent;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* now do the debugfs renaming to reattach the child
745*4882a593Smuzhiyun 	   to the proper parent */
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /* Propagate rate to children */
propagate_rate(struct clk * tclk)749*4882a593Smuzhiyun void propagate_rate(struct clk *tclk)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	struct clk *clkp;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	list_for_each_entry(clkp, &tclk->children, sibling) {
754*4882a593Smuzhiyun 		if (clkp->recalc)
755*4882a593Smuzhiyun 			clkp->rate = clkp->recalc(clkp);
756*4882a593Smuzhiyun 		propagate_rate(clkp);
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static LIST_HEAD(root_clks);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /**
763*4882a593Smuzhiyun  * recalculate_root_clocks - recalculate and propagate all root clocks
764*4882a593Smuzhiyun  *
765*4882a593Smuzhiyun  * Recalculates all root clocks (clocks with no parent), which if the
766*4882a593Smuzhiyun  * clock's .recalc is set correctly, should also propagate their rates.
767*4882a593Smuzhiyun  * Called at init.
768*4882a593Smuzhiyun  */
recalculate_root_clocks(void)769*4882a593Smuzhiyun void recalculate_root_clocks(void)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun 	struct clk *clkp;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	list_for_each_entry(clkp, &root_clks, sibling) {
774*4882a593Smuzhiyun 		if (clkp->recalc)
775*4882a593Smuzhiyun 			clkp->rate = clkp->recalc(clkp);
776*4882a593Smuzhiyun 		propagate_rate(clkp);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun /**
781*4882a593Smuzhiyun  * clk_preinit - initialize any fields in the struct clk before clk init
782*4882a593Smuzhiyun  * @clk: struct clk * to initialize
783*4882a593Smuzhiyun  *
784*4882a593Smuzhiyun  * Initialize any struct clk fields needed before normal clk initialization
785*4882a593Smuzhiyun  * can run.  No return value.
786*4882a593Smuzhiyun  */
clk_preinit(struct clk * clk)787*4882a593Smuzhiyun void clk_preinit(struct clk *clk)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	INIT_LIST_HEAD(&clk->children);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
clk_register(struct clk * clk)792*4882a593Smuzhiyun int clk_register(struct clk *clk)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
795*4882a593Smuzhiyun 		return -EINVAL;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/*
798*4882a593Smuzhiyun 	 * trap out already registered clocks
799*4882a593Smuzhiyun 	 */
800*4882a593Smuzhiyun 	if (clk->node.next || clk->node.prev)
801*4882a593Smuzhiyun 		return 0;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	mutex_lock(&clocks_mutex);
804*4882a593Smuzhiyun 	if (clk->parent)
805*4882a593Smuzhiyun 		list_add(&clk->sibling, &clk->parent->children);
806*4882a593Smuzhiyun 	else
807*4882a593Smuzhiyun 		list_add(&clk->sibling, &root_clks);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	list_add(&clk->node, &clocks);
810*4882a593Smuzhiyun 	if (clk->init)
811*4882a593Smuzhiyun 		clk->init(clk);
812*4882a593Smuzhiyun 	mutex_unlock(&clocks_mutex);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun EXPORT_SYMBOL(clk_register);
817*4882a593Smuzhiyun 
clk_unregister(struct clk * clk)818*4882a593Smuzhiyun void clk_unregister(struct clk *clk)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	if (clk == NULL || IS_ERR(clk))
821*4882a593Smuzhiyun 		return;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	mutex_lock(&clocks_mutex);
824*4882a593Smuzhiyun 	list_del(&clk->sibling);
825*4882a593Smuzhiyun 	list_del(&clk->node);
826*4882a593Smuzhiyun 	mutex_unlock(&clocks_mutex);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun EXPORT_SYMBOL(clk_unregister);
829*4882a593Smuzhiyun 
clk_enable_init_clocks(void)830*4882a593Smuzhiyun void clk_enable_init_clocks(void)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	struct clk *clkp;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	list_for_each_entry(clkp, &clocks, node)
835*4882a593Smuzhiyun 		if (clkp->flags & ENABLE_ON_INIT)
836*4882a593Smuzhiyun 			clk_enable(clkp);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun /**
840*4882a593Smuzhiyun  * omap_clk_get_by_name - locate OMAP struct clk by its name
841*4882a593Smuzhiyun  * @name: name of the struct clk to locate
842*4882a593Smuzhiyun  *
843*4882a593Smuzhiyun  * Locate an OMAP struct clk by its name.  Assumes that struct clk
844*4882a593Smuzhiyun  * names are unique.  Returns NULL if not found or a pointer to the
845*4882a593Smuzhiyun  * struct clk if found.
846*4882a593Smuzhiyun  */
omap_clk_get_by_name(const char * name)847*4882a593Smuzhiyun struct clk *omap_clk_get_by_name(const char *name)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	struct clk *c;
850*4882a593Smuzhiyun 	struct clk *ret = NULL;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	mutex_lock(&clocks_mutex);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	list_for_each_entry(c, &clocks, node) {
855*4882a593Smuzhiyun 		if (!strcmp(c->name, name)) {
856*4882a593Smuzhiyun 			ret = c;
857*4882a593Smuzhiyun 			break;
858*4882a593Smuzhiyun 		}
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	mutex_unlock(&clocks_mutex);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	return ret;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
omap_clk_enable_autoidle_all(void)866*4882a593Smuzhiyun int omap_clk_enable_autoidle_all(void)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct clk *c;
869*4882a593Smuzhiyun 	unsigned long flags;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	list_for_each_entry(c, &clocks, node)
874*4882a593Smuzhiyun 		if (c->ops->allow_idle)
875*4882a593Smuzhiyun 			c->ops->allow_idle(c);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
omap_clk_disable_autoidle_all(void)882*4882a593Smuzhiyun int omap_clk_disable_autoidle_all(void)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	struct clk *c;
885*4882a593Smuzhiyun 	unsigned long flags;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	list_for_each_entry(c, &clocks, node)
890*4882a593Smuzhiyun 		if (c->ops->deny_idle)
891*4882a593Smuzhiyun 			c->ops->deny_idle(c);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun  * Low level helpers
900*4882a593Smuzhiyun  */
clkll_enable_null(struct clk * clk)901*4882a593Smuzhiyun static int clkll_enable_null(struct clk *clk)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
clkll_disable_null(struct clk * clk)906*4882a593Smuzhiyun static void clkll_disable_null(struct clk *clk)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun const struct clkops clkops_null = {
911*4882a593Smuzhiyun 	.enable		= clkll_enable_null,
912*4882a593Smuzhiyun 	.disable	= clkll_disable_null,
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun /*
916*4882a593Smuzhiyun  * Dummy clock
917*4882a593Smuzhiyun  *
918*4882a593Smuzhiyun  * Used for clock aliases that are needed on some OMAPs, but not others
919*4882a593Smuzhiyun  */
920*4882a593Smuzhiyun struct clk dummy_ck = {
921*4882a593Smuzhiyun 	.name	= "dummy",
922*4882a593Smuzhiyun 	.ops	= &clkops_null,
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun /*
926*4882a593Smuzhiyun  *
927*4882a593Smuzhiyun  */
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun #ifdef CONFIG_OMAP_RESET_CLOCKS
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun  * Disable any unused clocks left on by the bootloader
932*4882a593Smuzhiyun  */
clk_disable_unused(void)933*4882a593Smuzhiyun static int __init clk_disable_unused(void)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct clk *ck;
936*4882a593Smuzhiyun 	unsigned long flags;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	pr_info("clock: disabling unused clocks to save power\n");
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	spin_lock_irqsave(&clockfw_lock, flags);
941*4882a593Smuzhiyun 	list_for_each_entry(ck, &clocks, node) {
942*4882a593Smuzhiyun 		if (ck->ops == &clkops_null)
943*4882a593Smuzhiyun 			continue;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 		if (ck->usecount > 0 || !ck->enable_reg)
946*4882a593Smuzhiyun 			continue;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 		omap1_clk_disable_unused(ck);
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clockfw_lock, flags);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun late_initcall(clk_disable_unused);
955*4882a593Smuzhiyun late_initcall(omap_clk_enable_autoidle_all);
956*4882a593Smuzhiyun #endif
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
959*4882a593Smuzhiyun /*
960*4882a593Smuzhiyun  *	debugfs support to trace clock tree hierarchy and attributes
961*4882a593Smuzhiyun  */
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun #include <linux/debugfs.h>
964*4882a593Smuzhiyun #include <linux/seq_file.h>
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun static struct dentry *clk_debugfs_root;
967*4882a593Smuzhiyun 
debug_clock_show(struct seq_file * s,void * unused)968*4882a593Smuzhiyun static int debug_clock_show(struct seq_file *s, void *unused)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun 	struct clk *c;
971*4882a593Smuzhiyun 	struct clk *pa;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	mutex_lock(&clocks_mutex);
974*4882a593Smuzhiyun 	seq_printf(s, "%-30s %-30s %-10s %s\n",
975*4882a593Smuzhiyun 		   "clock-name", "parent-name", "rate", "use-count");
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	list_for_each_entry(c, &clocks, node) {
978*4882a593Smuzhiyun 		pa = c->parent;
979*4882a593Smuzhiyun 		seq_printf(s, "%-30s %-30s %-10lu %d\n",
980*4882a593Smuzhiyun 			   c->name, pa ? pa->name : "none", c->rate,
981*4882a593Smuzhiyun 			   c->usecount);
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 	mutex_unlock(&clocks_mutex);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(debug_clock);
989*4882a593Smuzhiyun 
clk_debugfs_register_one(struct clk * c)990*4882a593Smuzhiyun static void clk_debugfs_register_one(struct clk *c)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun 	struct dentry *d;
993*4882a593Smuzhiyun 	struct clk *pa = c->parent;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	d = debugfs_create_dir(c->name, pa ? pa->dent : clk_debugfs_root);
996*4882a593Smuzhiyun 	c->dent = d;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	debugfs_create_u8("usecount", S_IRUGO, c->dent, &c->usecount);
999*4882a593Smuzhiyun 	debugfs_create_ulong("rate", S_IRUGO, c->dent, &c->rate);
1000*4882a593Smuzhiyun 	debugfs_create_x8("flags", S_IRUGO, c->dent, &c->flags);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
clk_debugfs_register(struct clk * c)1003*4882a593Smuzhiyun static void clk_debugfs_register(struct clk *c)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	struct clk *pa = c->parent;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (pa && !pa->dent)
1008*4882a593Smuzhiyun 		clk_debugfs_register(pa);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	if (!c->dent)
1011*4882a593Smuzhiyun 		clk_debugfs_register_one(c);
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun 
clk_debugfs_init(void)1014*4882a593Smuzhiyun static int __init clk_debugfs_init(void)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	struct clk *c;
1017*4882a593Smuzhiyun 	struct dentry *d;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	d = debugfs_create_dir("clock", NULL);
1020*4882a593Smuzhiyun 	clk_debugfs_root = d;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	list_for_each_entry(c, &clocks, node)
1023*4882a593Smuzhiyun 		clk_debugfs_register(c);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	debugfs_create_file("summary", S_IRUGO, d, NULL, &debug_clock_fops);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	return 0;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun late_initcall(clk_debugfs_init);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun #endif /* defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS) */
1032