1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * Copyright 2012 Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk/mxs.h>
9*4882a593Smuzhiyun #include <linux/clkdev.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/gpio.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/irqchip/mxs.h>
15*4882a593Smuzhiyun #include <linux/reboot.h>
16*4882a593Smuzhiyun #include <linux/micrel_phy.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/phy.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
21*4882a593Smuzhiyun #include <linux/sys_soc.h>
22*4882a593Smuzhiyun #include <asm/mach/arch.h>
23*4882a593Smuzhiyun #include <asm/mach/map.h>
24*4882a593Smuzhiyun #include <asm/mach/time.h>
25*4882a593Smuzhiyun #include <asm/system_misc.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "pm.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* MXS DIGCTL SAIF CLKMUX */
30*4882a593Smuzhiyun #define MXS_DIGCTL_SAIF_CLKMUX_DIRECT 0x0
31*4882a593Smuzhiyun #define MXS_DIGCTL_SAIF_CLKMUX_CROSSINPUT 0x1
32*4882a593Smuzhiyun #define MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0 0x2
33*4882a593Smuzhiyun #define MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR1 0x3
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define HW_DIGCTL_CHIPID 0x310
36*4882a593Smuzhiyun #define HW_DIGCTL_CHIPID_MASK (0xffff << 16)
37*4882a593Smuzhiyun #define HW_DIGCTL_REV_MASK 0xff
38*4882a593Smuzhiyun #define HW_DIGCTL_CHIPID_MX23 (0x3780 << 16)
39*4882a593Smuzhiyun #define HW_DIGCTL_CHIPID_MX28 (0x2800 << 16)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define MXS_CHIP_REVISION_1_0 0x10
42*4882a593Smuzhiyun #define MXS_CHIP_REVISION_1_1 0x11
43*4882a593Smuzhiyun #define MXS_CHIP_REVISION_1_2 0x12
44*4882a593Smuzhiyun #define MXS_CHIP_REVISION_1_3 0x13
45*4882a593Smuzhiyun #define MXS_CHIP_REVISION_1_4 0x14
46*4882a593Smuzhiyun #define MXS_CHIP_REV_UNKNOWN 0xff
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define MXS_GPIO_NR(bank, nr) ((bank) * 32 + (nr))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define MXS_SET_ADDR 0x4
51*4882a593Smuzhiyun #define MXS_CLR_ADDR 0x8
52*4882a593Smuzhiyun #define MXS_TOG_ADDR 0xc
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static u32 chipid;
55*4882a593Smuzhiyun static u32 socid;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static void __iomem *reset_addr;
58*4882a593Smuzhiyun
__mxs_setl(u32 mask,void __iomem * reg)59*4882a593Smuzhiyun static inline void __mxs_setl(u32 mask, void __iomem *reg)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun __raw_writel(mask, reg + MXS_SET_ADDR);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
__mxs_clrl(u32 mask,void __iomem * reg)64*4882a593Smuzhiyun static inline void __mxs_clrl(u32 mask, void __iomem *reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun __raw_writel(mask, reg + MXS_CLR_ADDR);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
__mxs_togl(u32 mask,void __iomem * reg)69*4882a593Smuzhiyun static inline void __mxs_togl(u32 mask, void __iomem *reg)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun __raw_writel(mask, reg + MXS_TOG_ADDR);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define OCOTP_WORD_OFFSET 0x20
75*4882a593Smuzhiyun #define OCOTP_WORD_COUNT 0x20
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define BM_OCOTP_CTRL_BUSY (1 << 8)
78*4882a593Smuzhiyun #define BM_OCOTP_CTRL_ERROR (1 << 9)
79*4882a593Smuzhiyun #define BM_OCOTP_CTRL_RD_BANK_OPEN (1 << 12)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static DEFINE_MUTEX(ocotp_mutex);
82*4882a593Smuzhiyun static u32 ocotp_words[OCOTP_WORD_COUNT];
83*4882a593Smuzhiyun
mxs_get_ocotp(void)84*4882a593Smuzhiyun static const u32 *mxs_get_ocotp(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct device_node *np;
87*4882a593Smuzhiyun void __iomem *ocotp_base;
88*4882a593Smuzhiyun int timeout = 0x400;
89*4882a593Smuzhiyun size_t i;
90*4882a593Smuzhiyun static int once;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (once)
93*4882a593Smuzhiyun return ocotp_words;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,ocotp");
96*4882a593Smuzhiyun ocotp_base = of_iomap(np, 0);
97*4882a593Smuzhiyun WARN_ON(!ocotp_base);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun mutex_lock(&ocotp_mutex);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * clk_enable(hbus_clk) for ocotp can be skipped
103*4882a593Smuzhiyun * as it must be on when system is running.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* try to clear ERROR bit */
107*4882a593Smuzhiyun __mxs_clrl(BM_OCOTP_CTRL_ERROR, ocotp_base);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* check both BUSY and ERROR cleared */
110*4882a593Smuzhiyun while ((__raw_readl(ocotp_base) &
111*4882a593Smuzhiyun (BM_OCOTP_CTRL_BUSY | BM_OCOTP_CTRL_ERROR)) && --timeout)
112*4882a593Smuzhiyun cpu_relax();
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (unlikely(!timeout))
115*4882a593Smuzhiyun goto error_unlock;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* open OCOTP banks for read */
118*4882a593Smuzhiyun __mxs_setl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* approximately wait 32 hclk cycles */
121*4882a593Smuzhiyun udelay(1);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* poll BUSY bit becoming cleared */
124*4882a593Smuzhiyun timeout = 0x400;
125*4882a593Smuzhiyun while ((__raw_readl(ocotp_base) & BM_OCOTP_CTRL_BUSY) && --timeout)
126*4882a593Smuzhiyun cpu_relax();
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (unlikely(!timeout))
129*4882a593Smuzhiyun goto error_unlock;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun for (i = 0; i < OCOTP_WORD_COUNT; i++)
132*4882a593Smuzhiyun ocotp_words[i] = __raw_readl(ocotp_base + OCOTP_WORD_OFFSET +
133*4882a593Smuzhiyun i * 0x10);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* close banks for power saving */
136*4882a593Smuzhiyun __mxs_clrl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun once = 1;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun mutex_unlock(&ocotp_mutex);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return ocotp_words;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun error_unlock:
145*4882a593Smuzhiyun mutex_unlock(&ocotp_mutex);
146*4882a593Smuzhiyun pr_err("%s: timeout in reading OCOTP\n", __func__);
147*4882a593Smuzhiyun return NULL;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun enum mac_oui {
151*4882a593Smuzhiyun OUI_FSL,
152*4882a593Smuzhiyun OUI_DENX,
153*4882a593Smuzhiyun OUI_CRYSTALFONTZ,
154*4882a593Smuzhiyun OUI_I2SE,
155*4882a593Smuzhiyun OUI_ARMADEUS,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
update_fec_mac_prop(enum mac_oui oui)158*4882a593Smuzhiyun static void __init update_fec_mac_prop(enum mac_oui oui)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct device_node *np, *from = NULL;
161*4882a593Smuzhiyun struct property *newmac;
162*4882a593Smuzhiyun const u32 *ocotp = mxs_get_ocotp();
163*4882a593Smuzhiyun u8 *macaddr;
164*4882a593Smuzhiyun u32 val;
165*4882a593Smuzhiyun int i;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
168*4882a593Smuzhiyun np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
169*4882a593Smuzhiyun if (!np)
170*4882a593Smuzhiyun return;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun from = np;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (of_get_property(np, "local-mac-address", NULL))
175*4882a593Smuzhiyun continue;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
178*4882a593Smuzhiyun if (!newmac)
179*4882a593Smuzhiyun return;
180*4882a593Smuzhiyun newmac->value = newmac + 1;
181*4882a593Smuzhiyun newmac->length = 6;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
184*4882a593Smuzhiyun if (!newmac->name) {
185*4882a593Smuzhiyun kfree(newmac);
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * OCOTP only stores the last 4 octets for each mac address,
191*4882a593Smuzhiyun * so hard-code OUI here.
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun macaddr = newmac->value;
194*4882a593Smuzhiyun switch (oui) {
195*4882a593Smuzhiyun case OUI_FSL:
196*4882a593Smuzhiyun macaddr[0] = 0x00;
197*4882a593Smuzhiyun macaddr[1] = 0x04;
198*4882a593Smuzhiyun macaddr[2] = 0x9f;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case OUI_DENX:
201*4882a593Smuzhiyun macaddr[0] = 0xc0;
202*4882a593Smuzhiyun macaddr[1] = 0xe5;
203*4882a593Smuzhiyun macaddr[2] = 0x4e;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case OUI_CRYSTALFONTZ:
206*4882a593Smuzhiyun macaddr[0] = 0x58;
207*4882a593Smuzhiyun macaddr[1] = 0xb9;
208*4882a593Smuzhiyun macaddr[2] = 0xe1;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case OUI_I2SE:
211*4882a593Smuzhiyun macaddr[0] = 0x00;
212*4882a593Smuzhiyun macaddr[1] = 0x01;
213*4882a593Smuzhiyun macaddr[2] = 0x87;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case OUI_ARMADEUS:
216*4882a593Smuzhiyun macaddr[0] = 0x00;
217*4882a593Smuzhiyun macaddr[1] = 0x1e;
218*4882a593Smuzhiyun macaddr[2] = 0xac;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun val = ocotp[i];
222*4882a593Smuzhiyun macaddr[3] = (val >> 16) & 0xff;
223*4882a593Smuzhiyun macaddr[4] = (val >> 8) & 0xff;
224*4882a593Smuzhiyun macaddr[5] = (val >> 0) & 0xff;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun of_update_property(np, newmac);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
enable_clk_enet_out(void)230*4882a593Smuzhiyun static inline void enable_clk_enet_out(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct clk *clk = clk_get_sys("enet_out", NULL);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!IS_ERR(clk))
235*4882a593Smuzhiyun clk_prepare_enable(clk);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
imx28_evk_init(void)238*4882a593Smuzhiyun static void __init imx28_evk_init(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun update_fec_mac_prop(OUI_FSL);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
imx28_apf28_init(void)245*4882a593Smuzhiyun static void __init imx28_apf28_init(void)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun update_fec_mac_prop(OUI_ARMADEUS);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
apx4devkit_phy_fixup(struct phy_device * phy)250*4882a593Smuzhiyun static int apx4devkit_phy_fixup(struct phy_device *phy)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
apx4devkit_init(void)256*4882a593Smuzhiyun static void __init apx4devkit_init(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun enable_clk_enet_out();
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (IS_BUILTIN(CONFIG_PHYLIB))
261*4882a593Smuzhiyun phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
262*4882a593Smuzhiyun apx4devkit_phy_fixup);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
crystalfontz_init(void)265*4882a593Smuzhiyun static void __init crystalfontz_init(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun update_fec_mac_prop(OUI_CRYSTALFONTZ);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
duckbill_init(void)270*4882a593Smuzhiyun static void __init duckbill_init(void)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun update_fec_mac_prop(OUI_I2SE);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
m28cu3_init(void)275*4882a593Smuzhiyun static void __init m28cu3_init(void)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun update_fec_mac_prop(OUI_DENX);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
mxs_get_soc_id(void)280*4882a593Smuzhiyun static const char __init *mxs_get_soc_id(void)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct device_node *np;
283*4882a593Smuzhiyun void __iomem *digctl_base;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,imx23-digctl");
286*4882a593Smuzhiyun digctl_base = of_iomap(np, 0);
287*4882a593Smuzhiyun WARN_ON(!digctl_base);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun chipid = readl(digctl_base + HW_DIGCTL_CHIPID);
290*4882a593Smuzhiyun socid = chipid & HW_DIGCTL_CHIPID_MASK;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun iounmap(digctl_base);
293*4882a593Smuzhiyun of_node_put(np);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun switch (socid) {
296*4882a593Smuzhiyun case HW_DIGCTL_CHIPID_MX23:
297*4882a593Smuzhiyun return "i.MX23";
298*4882a593Smuzhiyun case HW_DIGCTL_CHIPID_MX28:
299*4882a593Smuzhiyun return "i.MX28";
300*4882a593Smuzhiyun default:
301*4882a593Smuzhiyun return "Unknown";
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
mxs_get_cpu_rev(void)305*4882a593Smuzhiyun static u32 __init mxs_get_cpu_rev(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun u32 rev = chipid & HW_DIGCTL_REV_MASK;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun switch (socid) {
310*4882a593Smuzhiyun case HW_DIGCTL_CHIPID_MX23:
311*4882a593Smuzhiyun switch (rev) {
312*4882a593Smuzhiyun case 0x0:
313*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_0;
314*4882a593Smuzhiyun case 0x1:
315*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_1;
316*4882a593Smuzhiyun case 0x2:
317*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_2;
318*4882a593Smuzhiyun case 0x3:
319*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_3;
320*4882a593Smuzhiyun case 0x4:
321*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_4;
322*4882a593Smuzhiyun default:
323*4882a593Smuzhiyun return MXS_CHIP_REV_UNKNOWN;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun case HW_DIGCTL_CHIPID_MX28:
326*4882a593Smuzhiyun switch (rev) {
327*4882a593Smuzhiyun case 0x0:
328*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_1;
329*4882a593Smuzhiyun case 0x1:
330*4882a593Smuzhiyun return MXS_CHIP_REVISION_1_2;
331*4882a593Smuzhiyun default:
332*4882a593Smuzhiyun return MXS_CHIP_REV_UNKNOWN;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun default:
335*4882a593Smuzhiyun return MXS_CHIP_REV_UNKNOWN;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
mxs_get_revision(void)339*4882a593Smuzhiyun static const char __init *mxs_get_revision(void)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun u32 rev = mxs_get_cpu_rev();
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (rev != MXS_CHIP_REV_UNKNOWN)
344*4882a593Smuzhiyun return kasprintf(GFP_KERNEL, "%d.%d", (rev >> 4) & 0xf,
345*4882a593Smuzhiyun rev & 0xf);
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun return kasprintf(GFP_KERNEL, "%s", "Unknown");
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun #define MX23_CLKCTRL_RESET_OFFSET 0x120
351*4882a593Smuzhiyun #define MX28_CLKCTRL_RESET_OFFSET 0x1e0
352*4882a593Smuzhiyun
mxs_restart_init(void)353*4882a593Smuzhiyun static int __init mxs_restart_init(void)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct device_node *np;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,clkctrl");
358*4882a593Smuzhiyun reset_addr = of_iomap(np, 0);
359*4882a593Smuzhiyun if (!reset_addr)
360*4882a593Smuzhiyun return -ENODEV;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (of_device_is_compatible(np, "fsl,imx23-clkctrl"))
363*4882a593Smuzhiyun reset_addr += MX23_CLKCTRL_RESET_OFFSET;
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun reset_addr += MX28_CLKCTRL_RESET_OFFSET;
366*4882a593Smuzhiyun of_node_put(np);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
eukrea_mbmx283lc_init(void)371*4882a593Smuzhiyun static void __init eukrea_mbmx283lc_init(void)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
mxs_machine_init(void)376*4882a593Smuzhiyun static void __init mxs_machine_init(void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct device_node *root;
379*4882a593Smuzhiyun struct device *parent;
380*4882a593Smuzhiyun struct soc_device *soc_dev;
381*4882a593Smuzhiyun struct soc_device_attribute *soc_dev_attr;
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
385*4882a593Smuzhiyun if (!soc_dev_attr)
386*4882a593Smuzhiyun return;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun root = of_find_node_by_path("/");
389*4882a593Smuzhiyun ret = of_property_read_string(root, "model", &soc_dev_attr->machine);
390*4882a593Smuzhiyun if (ret) {
391*4882a593Smuzhiyun kfree(soc_dev_attr);
392*4882a593Smuzhiyun return;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun soc_dev_attr->family = "Freescale MXS Family";
396*4882a593Smuzhiyun soc_dev_attr->soc_id = mxs_get_soc_id();
397*4882a593Smuzhiyun soc_dev_attr->revision = mxs_get_revision();
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun soc_dev = soc_device_register(soc_dev_attr);
400*4882a593Smuzhiyun if (IS_ERR(soc_dev)) {
401*4882a593Smuzhiyun kfree(soc_dev_attr->revision);
402*4882a593Smuzhiyun kfree(soc_dev_attr);
403*4882a593Smuzhiyun return;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun parent = soc_device_to_device(soc_dev);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,imx28-evk"))
409*4882a593Smuzhiyun imx28_evk_init();
410*4882a593Smuzhiyun if (of_machine_is_compatible("armadeus,imx28-apf28"))
411*4882a593Smuzhiyun imx28_apf28_init();
412*4882a593Smuzhiyun else if (of_machine_is_compatible("bluegiga,apx4devkit"))
413*4882a593Smuzhiyun apx4devkit_init();
414*4882a593Smuzhiyun else if (of_machine_is_compatible("crystalfontz,cfa10036"))
415*4882a593Smuzhiyun crystalfontz_init();
416*4882a593Smuzhiyun else if (of_machine_is_compatible("eukrea,mbmx283lc"))
417*4882a593Smuzhiyun eukrea_mbmx283lc_init();
418*4882a593Smuzhiyun else if (of_machine_is_compatible("i2se,duckbill") ||
419*4882a593Smuzhiyun of_machine_is_compatible("i2se,duckbill-2"))
420*4882a593Smuzhiyun duckbill_init();
421*4882a593Smuzhiyun else if (of_machine_is_compatible("msr,m28cu3"))
422*4882a593Smuzhiyun m28cu3_init();
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun of_platform_default_populate(NULL, NULL, parent);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun mxs_restart_init();
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun #define MXS_CLKCTRL_RESET_CHIP (1 << 1)
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * Reset the system. It is called by machine_restart().
433*4882a593Smuzhiyun */
mxs_restart(enum reboot_mode mode,const char * cmd)434*4882a593Smuzhiyun static void mxs_restart(enum reboot_mode mode, const char *cmd)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun if (reset_addr) {
437*4882a593Smuzhiyun /* reset the chip */
438*4882a593Smuzhiyun __mxs_setl(MXS_CLKCTRL_RESET_CHIP, reset_addr);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun pr_err("Failed to assert the chip reset\n");
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Delay to allow the serial port to show the message */
443*4882a593Smuzhiyun mdelay(50);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* We'll take a jump through zero as a poor second */
447*4882a593Smuzhiyun soft_restart(0);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static const char *const mxs_dt_compat[] __initconst = {
451*4882a593Smuzhiyun "fsl,imx28",
452*4882a593Smuzhiyun "fsl,imx23",
453*4882a593Smuzhiyun NULL,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun DT_MACHINE_START(MXS, "Freescale MXS (Device Tree)")
457*4882a593Smuzhiyun .handle_irq = icoll_handle_irq,
458*4882a593Smuzhiyun .init_machine = mxs_machine_init,
459*4882a593Smuzhiyun .init_late = mxs_pm_init,
460*4882a593Smuzhiyun .dt_compat = mxs_dt_compat,
461*4882a593Smuzhiyun .restart = mxs_restart,
462*4882a593Smuzhiyun MACHINE_END
463