1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Power Management Service Unit(PMSU) support for Armada 370/XP platforms.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Yehuda Yitschak <yehuday@marvell.com>
7*4882a593Smuzhiyun * Gregory Clement <gregory.clement@free-electrons.com>
8*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
11*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
12*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The Armada 370 and Armada XP SOCs have a power management service
15*4882a593Smuzhiyun * unit which is responsible for powering down and waking up CPUs and
16*4882a593Smuzhiyun * other SOC units
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define pr_fmt(fmt) "mvebu-pmsu: " fmt
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/cpu_pm.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/io.h>
26*4882a593Smuzhiyun #include <linux/kernel.h>
27*4882a593Smuzhiyun #include <linux/mbus.h>
28*4882a593Smuzhiyun #include <linux/mvebu-pmsu.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_device.h>
31*4882a593Smuzhiyun #include <linux/platform_device.h>
32*4882a593Smuzhiyun #include <linux/resource.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun #include <linux/smp.h>
35*4882a593Smuzhiyun #include <asm/cacheflush.h>
36*4882a593Smuzhiyun #include <asm/cp15.h>
37*4882a593Smuzhiyun #include <asm/smp_scu.h>
38*4882a593Smuzhiyun #include <asm/smp_plat.h>
39*4882a593Smuzhiyun #include <asm/suspend.h>
40*4882a593Smuzhiyun #include <asm/tlbflush.h>
41*4882a593Smuzhiyun #include "common.h"
42*4882a593Smuzhiyun #include "pmsu.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PMSU_BASE_OFFSET 0x100
45*4882a593Smuzhiyun #define PMSU_REG_SIZE 0x1000
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* PMSU MP registers */
48*4882a593Smuzhiyun #define PMSU_CONTROL_AND_CONFIG(cpu) ((cpu * 0x100) + 0x104)
49*4882a593Smuzhiyun #define PMSU_CONTROL_AND_CONFIG_DFS_REQ BIT(18)
50*4882a593Smuzhiyun #define PMSU_CONTROL_AND_CONFIG_PWDDN_REQ BIT(16)
51*4882a593Smuzhiyun #define PMSU_CONTROL_AND_CONFIG_L2_PWDDN BIT(20)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PMSU_CPU_POWER_DOWN_CONTROL(cpu) ((cpu * 0x100) + 0x108)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PMSU_CPU_POWER_DOWN_DIS_SNP_Q_SKIP BIT(0)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK(cpu) ((cpu * 0x100) + 0x10c)
58*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_CPU_IDLE_WAIT BIT(16)
59*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_SNP_Q_EMPTY_WAIT BIT(17)
60*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_IRQ_WAKEUP BIT(20)
61*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_FIQ_WAKEUP BIT(21)
62*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_DBG_WAKEUP BIT(22)
63*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_IRQ_MASK BIT(24)
64*4882a593Smuzhiyun #define PMSU_STATUS_AND_MASK_FIQ_MASK BIT(25)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define PMSU_EVENT_STATUS_AND_MASK(cpu) ((cpu * 0x100) + 0x120)
67*4882a593Smuzhiyun #define PMSU_EVENT_STATUS_AND_MASK_DFS_DONE BIT(1)
68*4882a593Smuzhiyun #define PMSU_EVENT_STATUS_AND_MASK_DFS_DONE_MASK BIT(17)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define PMSU_BOOT_ADDR_REDIRECT_OFFSET(cpu) ((cpu * 0x100) + 0x124)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* PMSU fabric registers */
73*4882a593Smuzhiyun #define L2C_NFABRIC_PM_CTL 0x4
74*4882a593Smuzhiyun #define L2C_NFABRIC_PM_CTL_PWR_DOWN BIT(20)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* PMSU delay registers */
77*4882a593Smuzhiyun #define PMSU_POWERDOWN_DELAY 0xF04
78*4882a593Smuzhiyun #define PMSU_POWERDOWN_DELAY_PMU BIT(1)
79*4882a593Smuzhiyun #define PMSU_POWERDOWN_DELAY_MASK 0xFFFE
80*4882a593Smuzhiyun #define PMSU_DFLT_ARMADA38X_DELAY 0x64
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* CA9 MPcore SoC Control registers */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define MPCORE_RESET_CTL 0x64
85*4882a593Smuzhiyun #define MPCORE_RESET_CTL_L2 BIT(0)
86*4882a593Smuzhiyun #define MPCORE_RESET_CTL_DEBUG BIT(16)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define SRAM_PHYS_BASE 0xFFFF0000
89*4882a593Smuzhiyun #define BOOTROM_BASE 0xFFF00000
90*4882a593Smuzhiyun #define BOOTROM_SIZE 0x100000
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define ARMADA_370_CRYPT0_ENG_TARGET 0x9
93*4882a593Smuzhiyun #define ARMADA_370_CRYPT0_ENG_ATTR 0x1
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun extern void ll_disable_coherency(void);
96*4882a593Smuzhiyun extern void ll_enable_coherency(void);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun extern void armada_370_xp_cpu_resume(void);
99*4882a593Smuzhiyun extern void armada_38x_cpu_resume(void);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static phys_addr_t pmsu_mp_phys_base;
102*4882a593Smuzhiyun static void __iomem *pmsu_mp_base;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static void *mvebu_cpu_resume;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct of_device_id of_pmsu_table[] = {
107*4882a593Smuzhiyun { .compatible = "marvell,armada-370-pmsu", },
108*4882a593Smuzhiyun { .compatible = "marvell,armada-370-xp-pmsu", },
109*4882a593Smuzhiyun { .compatible = "marvell,armada-380-pmsu", },
110*4882a593Smuzhiyun { /* end of list */ },
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
mvebu_pmsu_set_cpu_boot_addr(int hw_cpu,void * boot_addr)113*4882a593Smuzhiyun void mvebu_pmsu_set_cpu_boot_addr(int hw_cpu, void *boot_addr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun writel(__pa_symbol(boot_addr), pmsu_mp_base +
116*4882a593Smuzhiyun PMSU_BOOT_ADDR_REDIRECT_OFFSET(hw_cpu));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun extern unsigned char mvebu_boot_wa_start[];
120*4882a593Smuzhiyun extern unsigned char mvebu_boot_wa_end[];
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * This function sets up the boot address workaround needed for SMP
124*4882a593Smuzhiyun * boot on Armada 375 Z1 and cpuidle on Armada 370. It unmaps the
125*4882a593Smuzhiyun * BootROM Mbus window, and instead remaps a crypto SRAM into which a
126*4882a593Smuzhiyun * custom piece of code is copied to replace the problematic BootROM.
127*4882a593Smuzhiyun */
mvebu_setup_boot_addr_wa(unsigned int crypto_eng_target,unsigned int crypto_eng_attribute,phys_addr_t resume_addr_reg)128*4882a593Smuzhiyun int mvebu_setup_boot_addr_wa(unsigned int crypto_eng_target,
129*4882a593Smuzhiyun unsigned int crypto_eng_attribute,
130*4882a593Smuzhiyun phys_addr_t resume_addr_reg)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun void __iomem *sram_virt_base;
133*4882a593Smuzhiyun u32 code_len = mvebu_boot_wa_end - mvebu_boot_wa_start;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun mvebu_mbus_del_window(BOOTROM_BASE, BOOTROM_SIZE);
136*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(crypto_eng_target, crypto_eng_attribute,
137*4882a593Smuzhiyun SRAM_PHYS_BASE, SZ_64K);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun sram_virt_base = ioremap(SRAM_PHYS_BASE, SZ_64K);
140*4882a593Smuzhiyun if (!sram_virt_base) {
141*4882a593Smuzhiyun pr_err("Unable to map SRAM to setup the boot address WA\n");
142*4882a593Smuzhiyun return -ENOMEM;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun memcpy(sram_virt_base, &mvebu_boot_wa_start, code_len);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * The last word of the code copied in SRAM must contain the
149*4882a593Smuzhiyun * physical base address of the PMSU register. We
150*4882a593Smuzhiyun * intentionally store this address in the native endianness
151*4882a593Smuzhiyun * of the system.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun __raw_writel((unsigned long)resume_addr_reg,
154*4882a593Smuzhiyun sram_virt_base + code_len - 4);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun iounmap(sram_virt_base);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
mvebu_v7_pmsu_init(void)161*4882a593Smuzhiyun static int __init mvebu_v7_pmsu_init(void)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct device_node *np;
164*4882a593Smuzhiyun struct resource res;
165*4882a593Smuzhiyun int ret = 0;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun np = of_find_matching_node(NULL, of_pmsu_table);
168*4882a593Smuzhiyun if (!np)
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun pr_info("Initializing Power Management Service Unit\n");
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res)) {
174*4882a593Smuzhiyun pr_err("unable to get resource\n");
175*4882a593Smuzhiyun ret = -ENOENT;
176*4882a593Smuzhiyun goto out;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (of_device_is_compatible(np, "marvell,armada-370-xp-pmsu")) {
180*4882a593Smuzhiyun pr_warn(FW_WARN "deprecated pmsu binding\n");
181*4882a593Smuzhiyun res.start = res.start - PMSU_BASE_OFFSET;
182*4882a593Smuzhiyun res.end = res.start + PMSU_REG_SIZE - 1;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (!request_mem_region(res.start, resource_size(&res),
186*4882a593Smuzhiyun np->full_name)) {
187*4882a593Smuzhiyun pr_err("unable to request region\n");
188*4882a593Smuzhiyun ret = -EBUSY;
189*4882a593Smuzhiyun goto out;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun pmsu_mp_phys_base = res.start;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun pmsu_mp_base = ioremap(res.start, resource_size(&res));
195*4882a593Smuzhiyun if (!pmsu_mp_base) {
196*4882a593Smuzhiyun pr_err("unable to map registers\n");
197*4882a593Smuzhiyun release_mem_region(res.start, resource_size(&res));
198*4882a593Smuzhiyun ret = -ENOMEM;
199*4882a593Smuzhiyun goto out;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun out:
203*4882a593Smuzhiyun of_node_put(np);
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
mvebu_v7_pmsu_enable_l2_powerdown_onidle(void)207*4882a593Smuzhiyun static void mvebu_v7_pmsu_enable_l2_powerdown_onidle(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u32 reg;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (pmsu_mp_base == NULL)
212*4882a593Smuzhiyun return;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Enable L2 & Fabric powerdown in Deep-Idle mode - Fabric */
215*4882a593Smuzhiyun reg = readl(pmsu_mp_base + L2C_NFABRIC_PM_CTL);
216*4882a593Smuzhiyun reg |= L2C_NFABRIC_PM_CTL_PWR_DOWN;
217*4882a593Smuzhiyun writel(reg, pmsu_mp_base + L2C_NFABRIC_PM_CTL);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun enum pmsu_idle_prepare_flags {
221*4882a593Smuzhiyun PMSU_PREPARE_NORMAL = 0,
222*4882a593Smuzhiyun PMSU_PREPARE_DEEP_IDLE = BIT(0),
223*4882a593Smuzhiyun PMSU_PREPARE_SNOOP_DISABLE = BIT(1),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* No locking is needed because we only access per-CPU registers */
mvebu_v7_pmsu_idle_prepare(unsigned long flags)227*4882a593Smuzhiyun static int mvebu_v7_pmsu_idle_prepare(unsigned long flags)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun unsigned int hw_cpu = cpu_logical_map(smp_processor_id());
230*4882a593Smuzhiyun u32 reg;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (pmsu_mp_base == NULL)
233*4882a593Smuzhiyun return -EINVAL;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * Adjust the PMSU configuration to wait for WFI signal, enable
237*4882a593Smuzhiyun * IRQ and FIQ as wakeup events, set wait for snoop queue empty
238*4882a593Smuzhiyun * indication and mask IRQ and FIQ from CPU
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_STATUS_AND_MASK(hw_cpu));
241*4882a593Smuzhiyun reg |= PMSU_STATUS_AND_MASK_CPU_IDLE_WAIT |
242*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_IRQ_WAKEUP |
243*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_FIQ_WAKEUP |
244*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_SNP_Q_EMPTY_WAIT |
245*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_IRQ_MASK |
246*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_FIQ_MASK;
247*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_STATUS_AND_MASK(hw_cpu));
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_CONTROL_AND_CONFIG(hw_cpu));
250*4882a593Smuzhiyun /* ask HW to power down the L2 Cache if needed */
251*4882a593Smuzhiyun if (flags & PMSU_PREPARE_DEEP_IDLE)
252*4882a593Smuzhiyun reg |= PMSU_CONTROL_AND_CONFIG_L2_PWDDN;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* request power down */
255*4882a593Smuzhiyun reg |= PMSU_CONTROL_AND_CONFIG_PWDDN_REQ;
256*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_CONTROL_AND_CONFIG(hw_cpu));
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (flags & PMSU_PREPARE_SNOOP_DISABLE) {
259*4882a593Smuzhiyun /* Disable snoop disable by HW - SW is taking care of it */
260*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_CPU_POWER_DOWN_CONTROL(hw_cpu));
261*4882a593Smuzhiyun reg |= PMSU_CPU_POWER_DOWN_DIS_SNP_Q_SKIP;
262*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_CPU_POWER_DOWN_CONTROL(hw_cpu));
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
armada_370_xp_pmsu_idle_enter(unsigned long deepidle)268*4882a593Smuzhiyun int armada_370_xp_pmsu_idle_enter(unsigned long deepidle)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun unsigned long flags = PMSU_PREPARE_SNOOP_DISABLE;
271*4882a593Smuzhiyun int ret;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (deepidle)
274*4882a593Smuzhiyun flags |= PMSU_PREPARE_DEEP_IDLE;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = mvebu_v7_pmsu_idle_prepare(flags);
277*4882a593Smuzhiyun if (ret)
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun v7_exit_coherency_flush(all);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ll_disable_coherency();
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun dsb();
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun wfi();
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* If we are here, wfi failed. As processors run out of
289*4882a593Smuzhiyun * coherency for some time, tlbs might be stale, so flush them
290*4882a593Smuzhiyun */
291*4882a593Smuzhiyun local_flush_tlb_all();
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ll_enable_coherency();
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Test the CR_C bit and set it if it was cleared */
296*4882a593Smuzhiyun asm volatile(
297*4882a593Smuzhiyun "mrc p15, 0, r0, c1, c0, 0 \n\t"
298*4882a593Smuzhiyun "tst r0, %0 \n\t"
299*4882a593Smuzhiyun "orreq r0, r0, #(1 << 2) \n\t"
300*4882a593Smuzhiyun "mcreq p15, 0, r0, c1, c0, 0 \n\t"
301*4882a593Smuzhiyun "isb "
302*4882a593Smuzhiyun : : "Ir" (CR_C) : "r0");
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun pr_debug("Failed to suspend the system\n");
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
armada_370_xp_cpu_suspend(unsigned long deepidle)309*4882a593Smuzhiyun static int armada_370_xp_cpu_suspend(unsigned long deepidle)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun return cpu_suspend(deepidle, armada_370_xp_pmsu_idle_enter);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
armada_38x_do_cpu_suspend(unsigned long deepidle)314*4882a593Smuzhiyun int armada_38x_do_cpu_suspend(unsigned long deepidle)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun unsigned long flags = 0;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (deepidle)
319*4882a593Smuzhiyun flags |= PMSU_PREPARE_DEEP_IDLE;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun mvebu_v7_pmsu_idle_prepare(flags);
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun * Already flushed cache, but do it again as the outer cache
324*4882a593Smuzhiyun * functions dirty the cache with spinlocks
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun v7_exit_coherency_flush(louis);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun scu_power_mode(mvebu_get_scu_base(), SCU_PM_POWEROFF);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun cpu_do_idle();
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 1;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
armada_38x_cpu_suspend(unsigned long deepidle)335*4882a593Smuzhiyun static int armada_38x_cpu_suspend(unsigned long deepidle)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun return cpu_suspend(false, armada_38x_do_cpu_suspend);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* No locking is needed because we only access per-CPU registers */
mvebu_v7_pmsu_idle_exit(void)341*4882a593Smuzhiyun void mvebu_v7_pmsu_idle_exit(void)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun unsigned int hw_cpu = cpu_logical_map(smp_processor_id());
344*4882a593Smuzhiyun u32 reg;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (pmsu_mp_base == NULL)
347*4882a593Smuzhiyun return;
348*4882a593Smuzhiyun /* cancel ask HW to power down the L2 Cache if possible */
349*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_CONTROL_AND_CONFIG(hw_cpu));
350*4882a593Smuzhiyun reg &= ~PMSU_CONTROL_AND_CONFIG_L2_PWDDN;
351*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_CONTROL_AND_CONFIG(hw_cpu));
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* cancel Enable wakeup events and mask interrupts */
354*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_STATUS_AND_MASK(hw_cpu));
355*4882a593Smuzhiyun reg &= ~(PMSU_STATUS_AND_MASK_IRQ_WAKEUP | PMSU_STATUS_AND_MASK_FIQ_WAKEUP);
356*4882a593Smuzhiyun reg &= ~PMSU_STATUS_AND_MASK_CPU_IDLE_WAIT;
357*4882a593Smuzhiyun reg &= ~PMSU_STATUS_AND_MASK_SNP_Q_EMPTY_WAIT;
358*4882a593Smuzhiyun reg &= ~(PMSU_STATUS_AND_MASK_IRQ_MASK | PMSU_STATUS_AND_MASK_FIQ_MASK);
359*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_STATUS_AND_MASK(hw_cpu));
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
mvebu_v7_cpu_pm_notify(struct notifier_block * self,unsigned long action,void * hcpu)362*4882a593Smuzhiyun static int mvebu_v7_cpu_pm_notify(struct notifier_block *self,
363*4882a593Smuzhiyun unsigned long action, void *hcpu)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun if (action == CPU_PM_ENTER) {
366*4882a593Smuzhiyun unsigned int hw_cpu = cpu_logical_map(smp_processor_id());
367*4882a593Smuzhiyun mvebu_pmsu_set_cpu_boot_addr(hw_cpu, mvebu_cpu_resume);
368*4882a593Smuzhiyun } else if (action == CPU_PM_EXIT) {
369*4882a593Smuzhiyun mvebu_v7_pmsu_idle_exit();
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return NOTIFY_OK;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static struct notifier_block mvebu_v7_cpu_pm_notifier = {
376*4882a593Smuzhiyun .notifier_call = mvebu_v7_cpu_pm_notify,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static struct platform_device mvebu_v7_cpuidle_device;
380*4882a593Smuzhiyun
broken_idle(struct device_node * np)381*4882a593Smuzhiyun static int broken_idle(struct device_node *np)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun if (of_property_read_bool(np, "broken-idle")) {
384*4882a593Smuzhiyun pr_warn("CPU idle is currently broken: disabling\n");
385*4882a593Smuzhiyun return 1;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
armada_370_cpuidle_init(void)391*4882a593Smuzhiyun static __init int armada_370_cpuidle_init(void)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct device_node *np;
394*4882a593Smuzhiyun phys_addr_t redirect_reg;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "marvell,coherency-fabric");
397*4882a593Smuzhiyun if (!np)
398*4882a593Smuzhiyun return -ENODEV;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (broken_idle(np))
401*4882a593Smuzhiyun goto end;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * On Armada 370, there is "a slow exit process from the deep
405*4882a593Smuzhiyun * idle state due to heavy L1/L2 cache cleanup operations
406*4882a593Smuzhiyun * performed by the BootROM software". To avoid this, we
407*4882a593Smuzhiyun * replace the restart code of the bootrom by a a simple jump
408*4882a593Smuzhiyun * to the boot address. Then the code located at this boot
409*4882a593Smuzhiyun * address will take care of the initialization.
410*4882a593Smuzhiyun */
411*4882a593Smuzhiyun redirect_reg = pmsu_mp_phys_base + PMSU_BOOT_ADDR_REDIRECT_OFFSET(0);
412*4882a593Smuzhiyun mvebu_setup_boot_addr_wa(ARMADA_370_CRYPT0_ENG_TARGET,
413*4882a593Smuzhiyun ARMADA_370_CRYPT0_ENG_ATTR,
414*4882a593Smuzhiyun redirect_reg);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun mvebu_cpu_resume = armada_370_xp_cpu_resume;
417*4882a593Smuzhiyun mvebu_v7_cpuidle_device.dev.platform_data = armada_370_xp_cpu_suspend;
418*4882a593Smuzhiyun mvebu_v7_cpuidle_device.name = "cpuidle-armada-370";
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun end:
421*4882a593Smuzhiyun of_node_put(np);
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
armada_38x_cpuidle_init(void)425*4882a593Smuzhiyun static __init int armada_38x_cpuidle_init(void)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct device_node *np;
428*4882a593Smuzhiyun void __iomem *mpsoc_base;
429*4882a593Smuzhiyun u32 reg;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun pr_warn("CPU idle is currently broken on Armada 38x: disabling\n");
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL,
435*4882a593Smuzhiyun "marvell,armada-380-coherency-fabric");
436*4882a593Smuzhiyun if (!np)
437*4882a593Smuzhiyun return -ENODEV;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (broken_idle(np))
440*4882a593Smuzhiyun goto end;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun of_node_put(np);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL,
445*4882a593Smuzhiyun "marvell,armada-380-mpcore-soc-ctrl");
446*4882a593Smuzhiyun if (!np)
447*4882a593Smuzhiyun return -ENODEV;
448*4882a593Smuzhiyun mpsoc_base = of_iomap(np, 0);
449*4882a593Smuzhiyun BUG_ON(!mpsoc_base);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* Set up reset mask when powering down the cpus */
452*4882a593Smuzhiyun reg = readl(mpsoc_base + MPCORE_RESET_CTL);
453*4882a593Smuzhiyun reg |= MPCORE_RESET_CTL_L2;
454*4882a593Smuzhiyun reg |= MPCORE_RESET_CTL_DEBUG;
455*4882a593Smuzhiyun writel(reg, mpsoc_base + MPCORE_RESET_CTL);
456*4882a593Smuzhiyun iounmap(mpsoc_base);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Set up delay */
459*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_POWERDOWN_DELAY);
460*4882a593Smuzhiyun reg &= ~PMSU_POWERDOWN_DELAY_MASK;
461*4882a593Smuzhiyun reg |= PMSU_DFLT_ARMADA38X_DELAY;
462*4882a593Smuzhiyun reg |= PMSU_POWERDOWN_DELAY_PMU;
463*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_POWERDOWN_DELAY);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun mvebu_cpu_resume = armada_38x_cpu_resume;
466*4882a593Smuzhiyun mvebu_v7_cpuidle_device.dev.platform_data = armada_38x_cpu_suspend;
467*4882a593Smuzhiyun mvebu_v7_cpuidle_device.name = "cpuidle-armada-38x";
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun end:
470*4882a593Smuzhiyun of_node_put(np);
471*4882a593Smuzhiyun return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
armada_xp_cpuidle_init(void)474*4882a593Smuzhiyun static __init int armada_xp_cpuidle_init(void)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct device_node *np;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "marvell,coherency-fabric");
479*4882a593Smuzhiyun if (!np)
480*4882a593Smuzhiyun return -ENODEV;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (broken_idle(np))
483*4882a593Smuzhiyun goto end;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun mvebu_cpu_resume = armada_370_xp_cpu_resume;
486*4882a593Smuzhiyun mvebu_v7_cpuidle_device.dev.platform_data = armada_370_xp_cpu_suspend;
487*4882a593Smuzhiyun mvebu_v7_cpuidle_device.name = "cpuidle-armada-xp";
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun end:
490*4882a593Smuzhiyun of_node_put(np);
491*4882a593Smuzhiyun return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
mvebu_v7_cpu_pm_init(void)494*4882a593Smuzhiyun static int __init mvebu_v7_cpu_pm_init(void)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct device_node *np;
497*4882a593Smuzhiyun int ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun np = of_find_matching_node(NULL, of_pmsu_table);
500*4882a593Smuzhiyun if (!np)
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun of_node_put(np);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun * Currently the CPU idle support for Armada 38x is broken, as
506*4882a593Smuzhiyun * the CPU hotplug uses some of the CPU idle functions it is
507*4882a593Smuzhiyun * broken too, so let's disable it
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun if (of_machine_is_compatible("marvell,armada380")) {
510*4882a593Smuzhiyun cpu_hotplug_disable();
511*4882a593Smuzhiyun pr_warn("CPU hotplug support is currently broken on Armada 38x: disabling\n");
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (of_machine_is_compatible("marvell,armadaxp"))
515*4882a593Smuzhiyun ret = armada_xp_cpuidle_init();
516*4882a593Smuzhiyun else if (of_machine_is_compatible("marvell,armada370"))
517*4882a593Smuzhiyun ret = armada_370_cpuidle_init();
518*4882a593Smuzhiyun else if (of_machine_is_compatible("marvell,armada380"))
519*4882a593Smuzhiyun ret = armada_38x_cpuidle_init();
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (ret)
524*4882a593Smuzhiyun return ret;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun mvebu_v7_pmsu_enable_l2_powerdown_onidle();
527*4882a593Smuzhiyun if (mvebu_v7_cpuidle_device.name)
528*4882a593Smuzhiyun platform_device_register(&mvebu_v7_cpuidle_device);
529*4882a593Smuzhiyun cpu_pm_register_notifier(&mvebu_v7_cpu_pm_notifier);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun arch_initcall(mvebu_v7_cpu_pm_init);
535*4882a593Smuzhiyun early_initcall(mvebu_v7_pmsu_init);
536*4882a593Smuzhiyun
mvebu_pmsu_dfs_request_local(void * data)537*4882a593Smuzhiyun static void mvebu_pmsu_dfs_request_local(void *data)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun u32 reg;
540*4882a593Smuzhiyun u32 cpu = smp_processor_id();
541*4882a593Smuzhiyun unsigned long flags;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun local_irq_save(flags);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Prepare to enter idle */
546*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_STATUS_AND_MASK(cpu));
547*4882a593Smuzhiyun reg |= PMSU_STATUS_AND_MASK_CPU_IDLE_WAIT |
548*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_IRQ_MASK |
549*4882a593Smuzhiyun PMSU_STATUS_AND_MASK_FIQ_MASK;
550*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_STATUS_AND_MASK(cpu));
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Request the DFS transition */
553*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_CONTROL_AND_CONFIG(cpu));
554*4882a593Smuzhiyun reg |= PMSU_CONTROL_AND_CONFIG_DFS_REQ;
555*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_CONTROL_AND_CONFIG(cpu));
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* The fact of entering idle will trigger the DFS transition */
558*4882a593Smuzhiyun wfi();
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun * We're back from idle, the DFS transition has completed,
562*4882a593Smuzhiyun * clear the idle wait indication.
563*4882a593Smuzhiyun */
564*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_STATUS_AND_MASK(cpu));
565*4882a593Smuzhiyun reg &= ~PMSU_STATUS_AND_MASK_CPU_IDLE_WAIT;
566*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_STATUS_AND_MASK(cpu));
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun local_irq_restore(flags);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
mvebu_pmsu_dfs_request(int cpu)571*4882a593Smuzhiyun int mvebu_pmsu_dfs_request(int cpu)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun unsigned long timeout;
574*4882a593Smuzhiyun int hwcpu = cpu_logical_map(cpu);
575*4882a593Smuzhiyun u32 reg;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Clear any previous DFS DONE event */
578*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
579*4882a593Smuzhiyun reg &= ~PMSU_EVENT_STATUS_AND_MASK_DFS_DONE;
580*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* Mask the DFS done interrupt, since we are going to poll */
583*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
584*4882a593Smuzhiyun reg |= PMSU_EVENT_STATUS_AND_MASK_DFS_DONE_MASK;
585*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Trigger the DFS on the appropriate CPU */
588*4882a593Smuzhiyun smp_call_function_single(cpu, mvebu_pmsu_dfs_request_local,
589*4882a593Smuzhiyun NULL, false);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Poll until the DFS done event is generated */
592*4882a593Smuzhiyun timeout = jiffies + HZ;
593*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
594*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
595*4882a593Smuzhiyun if (reg & PMSU_EVENT_STATUS_AND_MASK_DFS_DONE)
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun udelay(10);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (time_after(jiffies, timeout))
601*4882a593Smuzhiyun return -ETIME;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* Restore the DFS mask to its original state */
604*4882a593Smuzhiyun reg = readl(pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
605*4882a593Smuzhiyun reg &= ~PMSU_EVENT_STATUS_AND_MASK_DFS_DONE_MASK;
606*4882a593Smuzhiyun writel(reg, pmsu_mp_base + PMSU_EVENT_STATUS_AND_MASK(hwcpu));
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return 0;
609*4882a593Smuzhiyun }
610