xref: /OK3568_Linux_fs/kernel/arch/arm/mach-mvebu/pm-board.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Board-level suspend/resume support.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014-2015 Marvell
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun  * License version 2.  This program is licensed "as is" without any
10*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define ARMADA_PIC_NR_GPIOS 3
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static void __iomem *gpio_ctrl;
26*4882a593Smuzhiyun static int pic_gpios[ARMADA_PIC_NR_GPIOS];
27*4882a593Smuzhiyun static int pic_raw_gpios[ARMADA_PIC_NR_GPIOS];
28*4882a593Smuzhiyun 
mvebu_armada_pm_enter(void __iomem * sdram_reg,u32 srcmd)29*4882a593Smuzhiyun static void mvebu_armada_pm_enter(void __iomem *sdram_reg, u32 srcmd)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	u32 reg, ackcmd;
32*4882a593Smuzhiyun 	int i;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	/* Put 001 as value on the GPIOs */
35*4882a593Smuzhiyun 	reg = readl(gpio_ctrl);
36*4882a593Smuzhiyun 	for (i = 0; i < ARMADA_PIC_NR_GPIOS; i++)
37*4882a593Smuzhiyun 		reg &= ~BIT(pic_raw_gpios[i]);
38*4882a593Smuzhiyun 	reg |= BIT(pic_raw_gpios[0]);
39*4882a593Smuzhiyun 	writel(reg, gpio_ctrl);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* Prepare writing 111 to the GPIOs */
42*4882a593Smuzhiyun 	ackcmd = readl(gpio_ctrl);
43*4882a593Smuzhiyun 	for (i = 0; i < ARMADA_PIC_NR_GPIOS; i++)
44*4882a593Smuzhiyun 		ackcmd |= BIT(pic_raw_gpios[i]);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	srcmd = cpu_to_le32(srcmd);
47*4882a593Smuzhiyun 	ackcmd = cpu_to_le32(ackcmd);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/*
50*4882a593Smuzhiyun 	 * Wait a while, the PIC needs quite a bit of time between the
51*4882a593Smuzhiyun 	 * two GPIO commands.
52*4882a593Smuzhiyun 	 */
53*4882a593Smuzhiyun 	mdelay(3000);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	asm volatile (
56*4882a593Smuzhiyun 		/* Align to a cache line */
57*4882a593Smuzhiyun 		".balign 32\n\t"
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 		/* Enter self refresh */
60*4882a593Smuzhiyun 		"str %[srcmd], [%[sdram_reg]]\n\t"
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 		/*
63*4882a593Smuzhiyun 		 * Wait 100 cycles for DDR to enter self refresh, by
64*4882a593Smuzhiyun 		 * doing 50 times two instructions.
65*4882a593Smuzhiyun 		 */
66*4882a593Smuzhiyun 		"mov r1, #50\n\t"
67*4882a593Smuzhiyun 		"1: subs r1, r1, #1\n\t"
68*4882a593Smuzhiyun 		"bne 1b\n\t"
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 		/* Issue the command ACK */
71*4882a593Smuzhiyun 		"str %[ackcmd], [%[gpio_ctrl]]\n\t"
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 		/* Trap the processor */
74*4882a593Smuzhiyun 		"b .\n\t"
75*4882a593Smuzhiyun 		: : [srcmd] "r" (srcmd), [sdram_reg] "r" (sdram_reg),
76*4882a593Smuzhiyun 		  [ackcmd] "r" (ackcmd), [gpio_ctrl] "r" (gpio_ctrl) : "r1");
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
mvebu_armada_pm_init(void)79*4882a593Smuzhiyun static int __init mvebu_armada_pm_init(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct device_node *np;
82*4882a593Smuzhiyun 	struct device_node *gpio_ctrl_np = NULL;
83*4882a593Smuzhiyun 	int ret = 0, i;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (!of_machine_is_compatible("marvell,axp-gp"))
86*4882a593Smuzhiyun 		return -ENODEV;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	np = of_find_node_by_name(NULL, "pm_pic");
89*4882a593Smuzhiyun 	if (!np)
90*4882a593Smuzhiyun 		return -ENODEV;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	for (i = 0; i < ARMADA_PIC_NR_GPIOS; i++) {
93*4882a593Smuzhiyun 		char *name;
94*4882a593Smuzhiyun 		struct of_phandle_args args;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 		pic_gpios[i] = of_get_named_gpio(np, "ctrl-gpios", i);
97*4882a593Smuzhiyun 		if (pic_gpios[i] < 0) {
98*4882a593Smuzhiyun 			ret = -ENODEV;
99*4882a593Smuzhiyun 			goto out;
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 		name = kasprintf(GFP_KERNEL, "pic-pin%d", i);
103*4882a593Smuzhiyun 		if (!name) {
104*4882a593Smuzhiyun 			ret = -ENOMEM;
105*4882a593Smuzhiyun 			goto out;
106*4882a593Smuzhiyun 		}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		ret = gpio_request(pic_gpios[i], name);
109*4882a593Smuzhiyun 		if (ret < 0) {
110*4882a593Smuzhiyun 			kfree(name);
111*4882a593Smuzhiyun 			goto out;
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 		ret = gpio_direction_output(pic_gpios[i], 0);
115*4882a593Smuzhiyun 		if (ret < 0) {
116*4882a593Smuzhiyun 			gpio_free(pic_gpios[i]);
117*4882a593Smuzhiyun 			kfree(name);
118*4882a593Smuzhiyun 			goto out;
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		ret = of_parse_phandle_with_fixed_args(np, "ctrl-gpios", 2,
122*4882a593Smuzhiyun 						       i, &args);
123*4882a593Smuzhiyun 		if (ret < 0) {
124*4882a593Smuzhiyun 			gpio_free(pic_gpios[i]);
125*4882a593Smuzhiyun 			kfree(name);
126*4882a593Smuzhiyun 			goto out;
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		if (gpio_ctrl_np)
130*4882a593Smuzhiyun 			of_node_put(gpio_ctrl_np);
131*4882a593Smuzhiyun 		gpio_ctrl_np = args.np;
132*4882a593Smuzhiyun 		pic_raw_gpios[i] = args.args[0];
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	gpio_ctrl = of_iomap(gpio_ctrl_np, 0);
136*4882a593Smuzhiyun 	if (!gpio_ctrl) {
137*4882a593Smuzhiyun 		ret = -ENOMEM;
138*4882a593Smuzhiyun 		goto out;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	mvebu_pm_suspend_init(mvebu_armada_pm_enter);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun out:
144*4882a593Smuzhiyun 	of_node_put(np);
145*4882a593Smuzhiyun 	of_node_put(gpio_ctrl_np);
146*4882a593Smuzhiyun 	return ret;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * Registering the mvebu_board_pm_enter callback must be done before
151*4882a593Smuzhiyun  * the platform_suspend_ops will be registered. In the same time we
152*4882a593Smuzhiyun  * also need to have the gpio devices registered. That's why we use a
153*4882a593Smuzhiyun  * device_initcall_sync which is called after all the device_initcall
154*4882a593Smuzhiyun  * (used by the gpio device) but before the late_initcall (used to
155*4882a593Smuzhiyun  * register the platform_suspend_ops)
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun device_initcall_sync(mvebu_armada_pm_init);
158