1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * arch/arm/mach-mv78xx0/pcie.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * PCIe functions for Marvell MV78xx0 SoCs
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/mbus.h>
14*4882a593Smuzhiyun #include <video/vga.h>
15*4882a593Smuzhiyun #include <asm/irq.h>
16*4882a593Smuzhiyun #include <asm/mach/pci.h>
17*4882a593Smuzhiyun #include <plat/pcie.h>
18*4882a593Smuzhiyun #include "mv78xx0.h"
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MV78XX0_MBUS_PCIE_MEM_TARGET(port, lane) ((port) ? 8 : 4)
22*4882a593Smuzhiyun #define MV78XX0_MBUS_PCIE_MEM_ATTR(port, lane) (0xf8 & ~(0x10 << (lane)))
23*4882a593Smuzhiyun #define MV78XX0_MBUS_PCIE_IO_TARGET(port, lane) ((port) ? 8 : 4)
24*4882a593Smuzhiyun #define MV78XX0_MBUS_PCIE_IO_ATTR(port, lane) (0xf0 & ~(0x10 << (lane)))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct pcie_port {
27*4882a593Smuzhiyun u8 maj;
28*4882a593Smuzhiyun u8 min;
29*4882a593Smuzhiyun u8 root_bus_nr;
30*4882a593Smuzhiyun void __iomem *base;
31*4882a593Smuzhiyun spinlock_t conf_lock;
32*4882a593Smuzhiyun char mem_space_name[20];
33*4882a593Smuzhiyun struct resource res;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static struct pcie_port pcie_port[8];
37*4882a593Smuzhiyun static int num_pcie_ports;
38*4882a593Smuzhiyun static struct resource pcie_io_space;
39*4882a593Smuzhiyun
mv78xx0_pcie_id(u32 * dev,u32 * rev)40*4882a593Smuzhiyun void __init mv78xx0_pcie_id(u32 *dev, u32 *rev)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun *dev = orion_pcie_dev_id(PCIE00_VIRT_BASE);
43*4882a593Smuzhiyun *rev = orion_pcie_rev(PCIE00_VIRT_BASE);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun u32 pcie_port_size[8] = {
47*4882a593Smuzhiyun 0,
48*4882a593Smuzhiyun 0x30000000,
49*4882a593Smuzhiyun 0x10000000,
50*4882a593Smuzhiyun 0x10000000,
51*4882a593Smuzhiyun 0x08000000,
52*4882a593Smuzhiyun 0x08000000,
53*4882a593Smuzhiyun 0x08000000,
54*4882a593Smuzhiyun 0x04000000,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
mv78xx0_pcie_preinit(void)57*4882a593Smuzhiyun static void __init mv78xx0_pcie_preinit(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun int i;
60*4882a593Smuzhiyun u32 size_each;
61*4882a593Smuzhiyun u32 start;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun pcie_io_space.name = "PCIe I/O Space";
64*4882a593Smuzhiyun pcie_io_space.start = MV78XX0_PCIE_IO_PHYS_BASE(0);
65*4882a593Smuzhiyun pcie_io_space.end =
66*4882a593Smuzhiyun MV78XX0_PCIE_IO_PHYS_BASE(0) + MV78XX0_PCIE_IO_SIZE * 8 - 1;
67*4882a593Smuzhiyun pcie_io_space.flags = IORESOURCE_MEM;
68*4882a593Smuzhiyun if (request_resource(&iomem_resource, &pcie_io_space))
69*4882a593Smuzhiyun panic("can't allocate PCIe I/O space");
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (num_pcie_ports > 7)
72*4882a593Smuzhiyun panic("invalid number of PCIe ports");
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun size_each = pcie_port_size[num_pcie_ports];
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun start = MV78XX0_PCIE_MEM_PHYS_BASE;
77*4882a593Smuzhiyun for (i = 0; i < num_pcie_ports; i++) {
78*4882a593Smuzhiyun struct pcie_port *pp = pcie_port + i;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun snprintf(pp->mem_space_name, sizeof(pp->mem_space_name),
81*4882a593Smuzhiyun "PCIe %d.%d MEM", pp->maj, pp->min);
82*4882a593Smuzhiyun pp->mem_space_name[sizeof(pp->mem_space_name) - 1] = 0;
83*4882a593Smuzhiyun pp->res.name = pp->mem_space_name;
84*4882a593Smuzhiyun pp->res.flags = IORESOURCE_MEM;
85*4882a593Smuzhiyun pp->res.start = start;
86*4882a593Smuzhiyun pp->res.end = start + size_each - 1;
87*4882a593Smuzhiyun start += size_each;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (request_resource(&iomem_resource, &pp->res))
90*4882a593Smuzhiyun panic("can't allocate PCIe MEM sub-space");
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(MV78XX0_MBUS_PCIE_MEM_TARGET(pp->maj, pp->min),
93*4882a593Smuzhiyun MV78XX0_MBUS_PCIE_MEM_ATTR(pp->maj, pp->min),
94*4882a593Smuzhiyun pp->res.start, resource_size(&pp->res));
95*4882a593Smuzhiyun mvebu_mbus_add_window_remap_by_id(MV78XX0_MBUS_PCIE_IO_TARGET(pp->maj, pp->min),
96*4882a593Smuzhiyun MV78XX0_MBUS_PCIE_IO_ATTR(pp->maj, pp->min),
97*4882a593Smuzhiyun i * SZ_64K, SZ_64K, 0);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
mv78xx0_pcie_setup(int nr,struct pci_sys_data * sys)101*4882a593Smuzhiyun static int __init mv78xx0_pcie_setup(int nr, struct pci_sys_data *sys)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct pcie_port *pp;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (nr >= num_pcie_ports)
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun pp = &pcie_port[nr];
109*4882a593Smuzhiyun sys->private_data = pp;
110*4882a593Smuzhiyun pp->root_bus_nr = sys->busnr;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * Generic PCIe unit setup.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun orion_pcie_set_local_bus_nr(pp->base, sys->busnr);
116*4882a593Smuzhiyun orion_pcie_setup(pp->base);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun pci_ioremap_io(nr * SZ_64K, MV78XX0_PCIE_IO_PHYS_BASE(nr));
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun pci_add_resource_offset(&sys->resources, &pp->res, sys->mem_offset);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 1;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
pcie_valid_config(struct pcie_port * pp,int bus,int dev)125*4882a593Smuzhiyun static int pcie_valid_config(struct pcie_port *pp, int bus, int dev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * Don't go out when trying to access nonexisting devices
129*4882a593Smuzhiyun * on the local bus.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun if (bus == pp->root_bus_nr && dev > 1)
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return 1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
pcie_rd_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)137*4882a593Smuzhiyun static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
138*4882a593Smuzhiyun int size, u32 *val)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct pci_sys_data *sys = bus->sysdata;
141*4882a593Smuzhiyun struct pcie_port *pp = sys->private_data;
142*4882a593Smuzhiyun unsigned long flags;
143*4882a593Smuzhiyun int ret;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) {
146*4882a593Smuzhiyun *val = 0xffffffff;
147*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun spin_lock_irqsave(&pp->conf_lock, flags);
151*4882a593Smuzhiyun ret = orion_pcie_rd_conf(pp->base, bus, devfn, where, size, val);
152*4882a593Smuzhiyun spin_unlock_irqrestore(&pp->conf_lock, flags);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return ret;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
pcie_wr_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 val)157*4882a593Smuzhiyun static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
158*4882a593Smuzhiyun int where, int size, u32 val)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct pci_sys_data *sys = bus->sysdata;
161*4882a593Smuzhiyun struct pcie_port *pp = sys->private_data;
162*4882a593Smuzhiyun unsigned long flags;
163*4882a593Smuzhiyun int ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0)
166*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun spin_lock_irqsave(&pp->conf_lock, flags);
169*4882a593Smuzhiyun ret = orion_pcie_wr_conf(pp->base, bus, devfn, where, size, val);
170*4882a593Smuzhiyun spin_unlock_irqrestore(&pp->conf_lock, flags);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct pci_ops pcie_ops = {
176*4882a593Smuzhiyun .read = pcie_rd_conf,
177*4882a593Smuzhiyun .write = pcie_wr_conf,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
rc_pci_fixup(struct pci_dev * dev)180*4882a593Smuzhiyun static void rc_pci_fixup(struct pci_dev *dev)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * Prevent enumeration of root complex.
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun if (dev->bus->parent == NULL && dev->devfn == 0) {
186*4882a593Smuzhiyun int i;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
189*4882a593Smuzhiyun dev->resource[i].start = 0;
190*4882a593Smuzhiyun dev->resource[i].end = 0;
191*4882a593Smuzhiyun dev->resource[i].flags = 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
196*4882a593Smuzhiyun
mv78xx0_pcie_scan_bus(int nr,struct pci_host_bridge * bridge)197*4882a593Smuzhiyun static int __init mv78xx0_pcie_scan_bus(int nr, struct pci_host_bridge *bridge)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct pci_sys_data *sys = pci_host_bridge_priv(bridge);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (nr >= num_pcie_ports) {
202*4882a593Smuzhiyun BUG();
203*4882a593Smuzhiyun return -EINVAL;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun list_splice_init(&sys->resources, &bridge->windows);
207*4882a593Smuzhiyun bridge->dev.parent = NULL;
208*4882a593Smuzhiyun bridge->sysdata = sys;
209*4882a593Smuzhiyun bridge->busnr = sys->busnr;
210*4882a593Smuzhiyun bridge->ops = &pcie_ops;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return pci_scan_root_bus_bridge(bridge);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
mv78xx0_pcie_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)215*4882a593Smuzhiyun static int __init mv78xx0_pcie_map_irq(const struct pci_dev *dev, u8 slot,
216*4882a593Smuzhiyun u8 pin)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct pci_sys_data *sys = dev->bus->sysdata;
219*4882a593Smuzhiyun struct pcie_port *pp = sys->private_data;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return IRQ_MV78XX0_PCIE_00 + (pp->maj << 2) + pp->min;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static struct hw_pci mv78xx0_pci __initdata = {
225*4882a593Smuzhiyun .nr_controllers = 8,
226*4882a593Smuzhiyun .preinit = mv78xx0_pcie_preinit,
227*4882a593Smuzhiyun .setup = mv78xx0_pcie_setup,
228*4882a593Smuzhiyun .scan = mv78xx0_pcie_scan_bus,
229*4882a593Smuzhiyun .map_irq = mv78xx0_pcie_map_irq,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
add_pcie_port(int maj,int min,void __iomem * base)232*4882a593Smuzhiyun static void __init add_pcie_port(int maj, int min, void __iomem *base)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun printk(KERN_INFO "MV78xx0 PCIe port %d.%d: ", maj, min);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (orion_pcie_link_up(base)) {
237*4882a593Smuzhiyun struct pcie_port *pp = &pcie_port[num_pcie_ports++];
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun printk("link up\n");
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun pp->maj = maj;
242*4882a593Smuzhiyun pp->min = min;
243*4882a593Smuzhiyun pp->root_bus_nr = -1;
244*4882a593Smuzhiyun pp->base = base;
245*4882a593Smuzhiyun spin_lock_init(&pp->conf_lock);
246*4882a593Smuzhiyun memset(&pp->res, 0, sizeof(pp->res));
247*4882a593Smuzhiyun } else {
248*4882a593Smuzhiyun printk("link down, ignoring\n");
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
mv78xx0_pcie_init(int init_port0,int init_port1)252*4882a593Smuzhiyun void __init mv78xx0_pcie_init(int init_port0, int init_port1)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun vga_base = MV78XX0_PCIE_MEM_PHYS_BASE;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (init_port0) {
257*4882a593Smuzhiyun add_pcie_port(0, 0, PCIE00_VIRT_BASE);
258*4882a593Smuzhiyun if (!orion_pcie_x4_mode(PCIE00_VIRT_BASE)) {
259*4882a593Smuzhiyun add_pcie_port(0, 1, PCIE01_VIRT_BASE);
260*4882a593Smuzhiyun add_pcie_port(0, 2, PCIE02_VIRT_BASE);
261*4882a593Smuzhiyun add_pcie_port(0, 3, PCIE03_VIRT_BASE);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (init_port1) {
266*4882a593Smuzhiyun add_pcie_port(1, 0, PCIE10_VIRT_BASE);
267*4882a593Smuzhiyun if (!orion_pcie_x4_mode((void __iomem *)PCIE10_VIRT_BASE)) {
268*4882a593Smuzhiyun add_pcie_port(1, 1, PCIE11_VIRT_BASE);
269*4882a593Smuzhiyun add_pcie_port(1, 2, PCIE12_VIRT_BASE);
270*4882a593Smuzhiyun add_pcie_port(1, 3, PCIE13_VIRT_BASE);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun pci_common_init(&mv78xx0_pci);
275*4882a593Smuzhiyun }
276