1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Generic definitions for Marvell MV78xx0 SoC flavors: 3*4882a593Smuzhiyun * MV781x0 and MV782x0. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public 6*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any 7*4882a593Smuzhiyun * warranty of any kind, whether express or implied. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __ASM_ARCH_MV78XX0_H 11*4882a593Smuzhiyun #define __ASM_ARCH_MV78XX0_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "irqs.h" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * Marvell MV78xx0 address maps. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * phys 19*4882a593Smuzhiyun * c0000000 PCIe Memory space 20*4882a593Smuzhiyun * f0800000 PCIe #0 I/O space 21*4882a593Smuzhiyun * f0900000 PCIe #1 I/O space 22*4882a593Smuzhiyun * f0a00000 PCIe #2 I/O space 23*4882a593Smuzhiyun * f0b00000 PCIe #3 I/O space 24*4882a593Smuzhiyun * f0c00000 PCIe #4 I/O space 25*4882a593Smuzhiyun * f0d00000 PCIe #5 I/O space 26*4882a593Smuzhiyun * f0e00000 PCIe #6 I/O space 27*4882a593Smuzhiyun * f0f00000 PCIe #7 I/O space 28*4882a593Smuzhiyun * f1000000 on-chip peripheral registers 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * virt phys size 31*4882a593Smuzhiyun * fe400000 f102x000 16K core-specific peripheral registers 32*4882a593Smuzhiyun * fee00000 f0800000 64K PCIe #0 I/O space 33*4882a593Smuzhiyun * fee10000 f0900000 64K PCIe #1 I/O space 34*4882a593Smuzhiyun * fee20000 f0a00000 64K PCIe #2 I/O space 35*4882a593Smuzhiyun * fee30000 f0b00000 64K PCIe #3 I/O space 36*4882a593Smuzhiyun * fee40000 f0c00000 64K PCIe #4 I/O space 37*4882a593Smuzhiyun * fee50000 f0d00000 64K PCIe #5 I/O space 38*4882a593Smuzhiyun * fee60000 f0e00000 64K PCIe #6 I/O space 39*4882a593Smuzhiyun * fee70000 f0f00000 64K PCIe #7 I/O space 40*4882a593Smuzhiyun * fec00000 f1000000 1M on-chip peripheral registers 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun #define MV78XX0_CORE0_REGS_PHYS_BASE 0xf1020000 43*4882a593Smuzhiyun #define MV78XX0_CORE1_REGS_PHYS_BASE 0xf1024000 44*4882a593Smuzhiyun #define MV78XX0_CORE_REGS_VIRT_BASE IOMEM(0xfe400000) 45*4882a593Smuzhiyun #define MV78XX0_CORE_REGS_PHYS_BASE 0xfe400000 46*4882a593Smuzhiyun #define MV78XX0_CORE_REGS_SIZE SZ_16K 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define MV78XX0_PCIE_IO_PHYS_BASE(i) (0xf0800000 + ((i) << 20)) 49*4882a593Smuzhiyun #define MV78XX0_PCIE_IO_SIZE SZ_1M 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define MV78XX0_REGS_PHYS_BASE 0xf1000000 52*4882a593Smuzhiyun #define MV78XX0_REGS_VIRT_BASE IOMEM(0xfec00000) 53*4882a593Smuzhiyun #define MV78XX0_REGS_SIZE SZ_1M 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define MV78XX0_PCIE_MEM_PHYS_BASE 0xc0000000 56*4882a593Smuzhiyun #define MV78XX0_PCIE_MEM_SIZE 0x30000000 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* 59*4882a593Smuzhiyun * Core-specific peripheral registers. 60*4882a593Smuzhiyun */ 61*4882a593Smuzhiyun #define BRIDGE_VIRT_BASE (MV78XX0_CORE_REGS_VIRT_BASE) 62*4882a593Smuzhiyun #define BRIDGE_PHYS_BASE (MV78XX0_CORE_REGS_PHYS_BASE) 63*4882a593Smuzhiyun #define BRIDGE_WINS_CPU0_BASE (MV78XX0_CORE0_REGS_PHYS_BASE) 64*4882a593Smuzhiyun #define BRIDGE_WINS_CPU1_BASE (MV78XX0_CORE1_REGS_PHYS_BASE) 65*4882a593Smuzhiyun #define BRIDGE_WINS_SZ (0xA000) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * Register Map 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun #define DDR_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x00000) 71*4882a593Smuzhiyun #define DDR_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x00000) 72*4882a593Smuzhiyun #define DDR_WINDOW_CPU0_BASE (DDR_PHYS_BASE + 0x1500) 73*4882a593Smuzhiyun #define DDR_WINDOW_CPU1_BASE (DDR_PHYS_BASE + 0x1570) 74*4882a593Smuzhiyun #define DDR_WINDOW_CPU_SZ (0x20) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define DEV_BUS_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x10000) 77*4882a593Smuzhiyun #define DEV_BUS_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x10000) 78*4882a593Smuzhiyun #define SAMPLE_AT_RESET_LOW (DEV_BUS_VIRT_BASE + 0x0030) 79*4882a593Smuzhiyun #define SAMPLE_AT_RESET_HIGH (DEV_BUS_VIRT_BASE + 0x0034) 80*4882a593Smuzhiyun #define GPIO_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x0100) 81*4882a593Smuzhiyun #define I2C_0_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x1000) 82*4882a593Smuzhiyun #define I2C_1_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x1100) 83*4882a593Smuzhiyun #define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2000) 84*4882a593Smuzhiyun #define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2000) 85*4882a593Smuzhiyun #define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2100) 86*4882a593Smuzhiyun #define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2100) 87*4882a593Smuzhiyun #define UART2_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2200) 88*4882a593Smuzhiyun #define UART2_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2200) 89*4882a593Smuzhiyun #define UART3_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2300) 90*4882a593Smuzhiyun #define UART3_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2300) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define GE10_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x30000) 93*4882a593Smuzhiyun #define GE11_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x34000) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define PCIE00_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x40000) 96*4882a593Smuzhiyun #define PCIE01_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x44000) 97*4882a593Smuzhiyun #define PCIE02_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x48000) 98*4882a593Smuzhiyun #define PCIE03_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x4c000) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define USB0_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x50000) 101*4882a593Smuzhiyun #define USB1_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x51000) 102*4882a593Smuzhiyun #define USB2_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x52000) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define GE00_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x70000) 105*4882a593Smuzhiyun #define GE01_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x74000) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define PCIE10_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x80000) 108*4882a593Smuzhiyun #define PCIE11_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x84000) 109*4882a593Smuzhiyun #define PCIE12_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x88000) 110*4882a593Smuzhiyun #define PCIE13_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x8c000) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define SATA_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0xa0000) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* 115*4882a593Smuzhiyun * Supported devices and revisions. 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun #define MV78X00_Z0_DEV_ID 0x6381 118*4882a593Smuzhiyun #define MV78X00_REV_Z0 1 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define MV78100_DEV_ID 0x7810 121*4882a593Smuzhiyun #define MV78100_REV_A0 1 122*4882a593Smuzhiyun #define MV78100_REV_A1 2 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MV78200_DEV_ID 0x7820 125*4882a593Smuzhiyun #define MV78200_REV_A0 1 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #endif 128