1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2011 Marvell International Ltd. All rights reserved. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun #ifndef __ASM_ARCH_REGS_USB_H 7*4882a593Smuzhiyun #define __ASM_ARCH_REGS_USB_H 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #define PXA168_U2O_REGBASE (0xd4208000) 10*4882a593Smuzhiyun #define PXA168_U2O_PHYBASE (0xd4207000) 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define PXA168_U2H_REGBASE (0xd4209000) 13*4882a593Smuzhiyun #define PXA168_U2H_PHYBASE (0xd4206000) 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define MMP3_HSIC1_REGBASE (0xf0001000) 16*4882a593Smuzhiyun #define MMP3_HSIC1_PHYBASE (0xf0001800) 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define MMP3_HSIC2_REGBASE (0xf0002000) 19*4882a593Smuzhiyun #define MMP3_HSIC2_PHYBASE (0xf0002800) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define MMP3_FSIC_REGBASE (0xf0003000) 22*4882a593Smuzhiyun #define MMP3_FSIC_PHYBASE (0xf0003800) 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define USB_REG_RANGE (0x1ff) 26*4882a593Smuzhiyun #define USB_PHY_RANGE (0xff) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* registers */ 29*4882a593Smuzhiyun #define U2x_CAPREGS_OFFSET 0x100 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* phy regs */ 32*4882a593Smuzhiyun #define UTMI_REVISION 0x0 33*4882a593Smuzhiyun #define UTMI_CTRL 0x4 34*4882a593Smuzhiyun #define UTMI_PLL 0x8 35*4882a593Smuzhiyun #define UTMI_TX 0xc 36*4882a593Smuzhiyun #define UTMI_RX 0x10 37*4882a593Smuzhiyun #define UTMI_IVREF 0x14 38*4882a593Smuzhiyun #define UTMI_T0 0x18 39*4882a593Smuzhiyun #define UTMI_T1 0x1c 40*4882a593Smuzhiyun #define UTMI_T2 0x20 41*4882a593Smuzhiyun #define UTMI_T3 0x24 42*4882a593Smuzhiyun #define UTMI_T4 0x28 43*4882a593Smuzhiyun #define UTMI_T5 0x2c 44*4882a593Smuzhiyun #define UTMI_RESERVE 0x30 45*4882a593Smuzhiyun #define UTMI_USB_INT 0x34 46*4882a593Smuzhiyun #define UTMI_DBG_CTL 0x38 47*4882a593Smuzhiyun #define UTMI_OTG_ADDON 0x3c 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* For UTMICTRL Register */ 50*4882a593Smuzhiyun #define UTMI_CTRL_USB_CLK_EN (1 << 31) 51*4882a593Smuzhiyun /* pxa168 */ 52*4882a593Smuzhiyun #define UTMI_CTRL_SUSPEND_SET1 (1 << 30) 53*4882a593Smuzhiyun #define UTMI_CTRL_SUSPEND_SET2 (1 << 29) 54*4882a593Smuzhiyun #define UTMI_CTRL_RXBUF_PDWN (1 << 24) 55*4882a593Smuzhiyun #define UTMI_CTRL_TXBUF_PDWN (1 << 11) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define UTMI_CTRL_INPKT_DELAY_SHIFT 30 58*4882a593Smuzhiyun #define UTMI_CTRL_INPKT_DELAY_SOF_SHIFT 28 59*4882a593Smuzhiyun #define UTMI_CTRL_PU_REF_SHIFT 20 60*4882a593Smuzhiyun #define UTMI_CTRL_ARC_PULLDN_SHIFT 12 61*4882a593Smuzhiyun #define UTMI_CTRL_PLL_PWR_UP_SHIFT 1 62*4882a593Smuzhiyun #define UTMI_CTRL_PWR_UP_SHIFT 0 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* For UTMI_PLL Register */ 65*4882a593Smuzhiyun #define UTMI_PLL_PLLCALI12_SHIFT 29 66*4882a593Smuzhiyun #define UTMI_PLL_PLLCALI12_MASK (0x3 << 29) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define UTMI_PLL_PLLVDD18_SHIFT 27 69*4882a593Smuzhiyun #define UTMI_PLL_PLLVDD18_MASK (0x3 << 27) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define UTMI_PLL_PLLVDD12_SHIFT 25 72*4882a593Smuzhiyun #define UTMI_PLL_PLLVDD12_MASK (0x3 << 25) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define UTMI_PLL_CLK_BLK_EN_SHIFT 24 75*4882a593Smuzhiyun #define CLK_BLK_EN (0x1 << 24) 76*4882a593Smuzhiyun #define PLL_READY (0x1 << 23) 77*4882a593Smuzhiyun #define KVCO_EXT (0x1 << 22) 78*4882a593Smuzhiyun #define VCOCAL_START (0x1 << 21) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define UTMI_PLL_KVCO_SHIFT 15 81*4882a593Smuzhiyun #define UTMI_PLL_KVCO_MASK (0x7 << 15) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define UTMI_PLL_ICP_SHIFT 12 84*4882a593Smuzhiyun #define UTMI_PLL_ICP_MASK (0x7 << 12) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define UTMI_PLL_FBDIV_SHIFT 4 87*4882a593Smuzhiyun #define UTMI_PLL_FBDIV_MASK (0xFF << 4) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define UTMI_PLL_REFDIV_SHIFT 0 90*4882a593Smuzhiyun #define UTMI_PLL_REFDIV_MASK (0xF << 0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* For UTMI_TX Register */ 93*4882a593Smuzhiyun #define UTMI_TX_REG_EXT_FS_RCAL_SHIFT 27 94*4882a593Smuzhiyun #define UTMI_TX_REG_EXT_FS_RCAL_MASK (0xf << 27) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define UTMI_TX_REG_EXT_FS_RCAL_EN_SHIFT 26 97*4882a593Smuzhiyun #define UTMI_TX_REG_EXT_FS_RCAL_EN_MASK (0x1 << 26) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define UTMI_TX_TXVDD12_SHIFT 22 100*4882a593Smuzhiyun #define UTMI_TX_TXVDD12_MASK (0x3 << 22) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define UTMI_TX_CK60_PHSEL_SHIFT 17 103*4882a593Smuzhiyun #define UTMI_TX_CK60_PHSEL_MASK (0xf << 17) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define UTMI_TX_IMPCAL_VTH_SHIFT 14 106*4882a593Smuzhiyun #define UTMI_TX_IMPCAL_VTH_MASK (0x7 << 14) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define REG_RCAL_START (0x1 << 12) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define UTMI_TX_LOW_VDD_EN_SHIFT 11 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define UTMI_TX_AMP_SHIFT 0 113*4882a593Smuzhiyun #define UTMI_TX_AMP_MASK (0x7 << 0) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* For UTMI_RX Register */ 116*4882a593Smuzhiyun #define UTMI_REG_SQ_LENGTH_SHIFT 15 117*4882a593Smuzhiyun #define UTMI_REG_SQ_LENGTH_MASK (0x3 << 15) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define UTMI_RX_SQ_THRESH_SHIFT 4 120*4882a593Smuzhiyun #define UTMI_RX_SQ_THRESH_MASK (0xf << 4) 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define UTMI_OTG_ADDON_OTG_ON (1 << 0) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* fsic registers */ 125*4882a593Smuzhiyun #define FSIC_MISC 0x4 126*4882a593Smuzhiyun #define FSIC_INT 0x28 127*4882a593Smuzhiyun #define FSIC_CTRL 0x30 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* HSIC registers */ 130*4882a593Smuzhiyun #define HSIC_PAD_CTRL 0x4 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define HSIC_CTRL 0x8 133*4882a593Smuzhiyun #define HSIC_CTRL_HSIC_ENABLE (1<<7) 134*4882a593Smuzhiyun #define HSIC_CTRL_PLL_BYPASS (1<<4) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define TEST_GRP_0 0xc 137*4882a593Smuzhiyun #define TEST_GRP_1 0x10 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define HSIC_INT 0x14 140*4882a593Smuzhiyun #define HSIC_INT_READY_INT_EN (1<<10) 141*4882a593Smuzhiyun #define HSIC_INT_CONNECT_INT_EN (1<<9) 142*4882a593Smuzhiyun #define HSIC_INT_CORE_INT_EN (1<<8) 143*4882a593Smuzhiyun #define HSIC_INT_HS_READY (1<<2) 144*4882a593Smuzhiyun #define HSIC_INT_CONNECT (1<<1) 145*4882a593Smuzhiyun #define HSIC_INT_CORE (1<<0) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define HSIC_CONFIG 0x18 148*4882a593Smuzhiyun #define USBHSIC_CTRL 0x20 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define HSIC_USB_CTRL 0x28 151*4882a593Smuzhiyun #define HSIC_USB_CTRL_CLKEN 1 152*4882a593Smuzhiyun #define HSIC_USB_CLK_PHY 0x0 153*4882a593Smuzhiyun #define HSIC_USB_CLK_PMU 0x1 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #endif /* __ASM_ARCH_PXA_U2O_H */ 156