1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/mach-mmp/devices.c
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/irq.h>
12*4882a593Smuzhiyun #include "irqs.h"
13*4882a593Smuzhiyun #include "devices.h"
14*4882a593Smuzhiyun #include <linux/soc/mmp/cputype.h>
15*4882a593Smuzhiyun #include "regs-usb.h"
16*4882a593Smuzhiyun
pxa_register_device(struct pxa_device_desc * desc,void * data,size_t size)17*4882a593Smuzhiyun int __init pxa_register_device(struct pxa_device_desc *desc,
18*4882a593Smuzhiyun void *data, size_t size)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun struct platform_device *pdev;
21*4882a593Smuzhiyun struct resource res[2 + MAX_RESOURCE_DMA];
22*4882a593Smuzhiyun int i, ret = 0, nres = 0;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun pdev = platform_device_alloc(desc->drv_name, desc->id);
25*4882a593Smuzhiyun if (pdev == NULL)
26*4882a593Smuzhiyun return -ENOMEM;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun memset(res, 0, sizeof(res));
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun if (desc->start != -1ul && desc->size > 0) {
33*4882a593Smuzhiyun res[nres].start = desc->start;
34*4882a593Smuzhiyun res[nres].end = desc->start + desc->size - 1;
35*4882a593Smuzhiyun res[nres].flags = IORESOURCE_MEM;
36*4882a593Smuzhiyun nres++;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (desc->irq != NO_IRQ) {
40*4882a593Smuzhiyun res[nres].start = desc->irq;
41*4882a593Smuzhiyun res[nres].end = desc->irq;
42*4882a593Smuzhiyun res[nres].flags = IORESOURCE_IRQ;
43*4882a593Smuzhiyun nres++;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun for (i = 0; i < MAX_RESOURCE_DMA; i++, nres++) {
47*4882a593Smuzhiyun if (desc->dma[i] == 0)
48*4882a593Smuzhiyun break;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun res[nres].start = desc->dma[i];
51*4882a593Smuzhiyun res[nres].end = desc->dma[i];
52*4882a593Smuzhiyun res[nres].flags = IORESOURCE_DMA;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun ret = platform_device_add_resources(pdev, res, nres);
56*4882a593Smuzhiyun if (ret) {
57*4882a593Smuzhiyun platform_device_put(pdev);
58*4882a593Smuzhiyun return ret;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (data && size) {
62*4882a593Smuzhiyun ret = platform_device_add_data(pdev, data, size);
63*4882a593Smuzhiyun if (ret) {
64*4882a593Smuzhiyun platform_device_put(pdev);
65*4882a593Smuzhiyun return ret;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun return platform_device_add(pdev);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB) || IS_ENABLED(CONFIG_USB_GADGET)
73*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB_MV_UDC) || IS_ENABLED(CONFIG_USB_EHCI_MV)
74*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_CPU_PXA910) || IS_ENABLED(CONFIG_CPU_PXA168)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*****************************************************************************
77*4882a593Smuzhiyun * The registers read/write routines
78*4882a593Smuzhiyun *****************************************************************************/
79*4882a593Smuzhiyun
u2o_get(void __iomem * base,unsigned int offset)80*4882a593Smuzhiyun static unsigned int u2o_get(void __iomem *base, unsigned int offset)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun return readl_relaxed(base + offset);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
u2o_set(void __iomem * base,unsigned int offset,unsigned int value)85*4882a593Smuzhiyun static void u2o_set(void __iomem *base, unsigned int offset,
86*4882a593Smuzhiyun unsigned int value)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun u32 reg;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun reg = readl_relaxed(base + offset);
91*4882a593Smuzhiyun reg |= value;
92*4882a593Smuzhiyun writel_relaxed(reg, base + offset);
93*4882a593Smuzhiyun readl_relaxed(base + offset);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
u2o_clear(void __iomem * base,unsigned int offset,unsigned int value)96*4882a593Smuzhiyun static void u2o_clear(void __iomem *base, unsigned int offset,
97*4882a593Smuzhiyun unsigned int value)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 reg;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun reg = readl_relaxed(base + offset);
102*4882a593Smuzhiyun reg &= ~value;
103*4882a593Smuzhiyun writel_relaxed(reg, base + offset);
104*4882a593Smuzhiyun readl_relaxed(base + offset);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
u2o_write(void __iomem * base,unsigned int offset,unsigned int value)107*4882a593Smuzhiyun static void u2o_write(void __iomem *base, unsigned int offset,
108*4882a593Smuzhiyun unsigned int value)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun writel_relaxed(value, base + offset);
111*4882a593Smuzhiyun readl_relaxed(base + offset);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static DEFINE_MUTEX(phy_lock);
116*4882a593Smuzhiyun static int phy_init_cnt;
117*4882a593Smuzhiyun
usb_phy_init_internal(void __iomem * base)118*4882a593Smuzhiyun static int usb_phy_init_internal(void __iomem *base)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun int loops;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun pr_info("Init usb phy!!!\n");
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Initialize the USB PHY power */
125*4882a593Smuzhiyun if (cpu_is_pxa910()) {
126*4882a593Smuzhiyun u2o_set(base, UTMI_CTRL, (1<<UTMI_CTRL_INPKT_DELAY_SOF_SHIFT)
127*4882a593Smuzhiyun | (1<<UTMI_CTRL_PU_REF_SHIFT));
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun u2o_set(base, UTMI_CTRL, 1<<UTMI_CTRL_PLL_PWR_UP_SHIFT);
131*4882a593Smuzhiyun u2o_set(base, UTMI_CTRL, 1<<UTMI_CTRL_PWR_UP_SHIFT);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* UTMI_PLL settings */
134*4882a593Smuzhiyun u2o_clear(base, UTMI_PLL, UTMI_PLL_PLLVDD18_MASK
135*4882a593Smuzhiyun | UTMI_PLL_PLLVDD12_MASK | UTMI_PLL_PLLCALI12_MASK
136*4882a593Smuzhiyun | UTMI_PLL_FBDIV_MASK | UTMI_PLL_REFDIV_MASK
137*4882a593Smuzhiyun | UTMI_PLL_ICP_MASK | UTMI_PLL_KVCO_MASK);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun u2o_set(base, UTMI_PLL, 0xee<<UTMI_PLL_FBDIV_SHIFT
140*4882a593Smuzhiyun | 0xb<<UTMI_PLL_REFDIV_SHIFT | 3<<UTMI_PLL_PLLVDD18_SHIFT
141*4882a593Smuzhiyun | 3<<UTMI_PLL_PLLVDD12_SHIFT | 3<<UTMI_PLL_PLLCALI12_SHIFT
142*4882a593Smuzhiyun | 1<<UTMI_PLL_ICP_SHIFT | 3<<UTMI_PLL_KVCO_SHIFT);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* UTMI_TX */
145*4882a593Smuzhiyun u2o_clear(base, UTMI_TX, UTMI_TX_REG_EXT_FS_RCAL_EN_MASK
146*4882a593Smuzhiyun | UTMI_TX_TXVDD12_MASK | UTMI_TX_CK60_PHSEL_MASK
147*4882a593Smuzhiyun | UTMI_TX_IMPCAL_VTH_MASK | UTMI_TX_REG_EXT_FS_RCAL_MASK
148*4882a593Smuzhiyun | UTMI_TX_AMP_MASK);
149*4882a593Smuzhiyun u2o_set(base, UTMI_TX, 3<<UTMI_TX_TXVDD12_SHIFT
150*4882a593Smuzhiyun | 4<<UTMI_TX_CK60_PHSEL_SHIFT | 4<<UTMI_TX_IMPCAL_VTH_SHIFT
151*4882a593Smuzhiyun | 8<<UTMI_TX_REG_EXT_FS_RCAL_SHIFT | 3<<UTMI_TX_AMP_SHIFT);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* UTMI_RX */
154*4882a593Smuzhiyun u2o_clear(base, UTMI_RX, UTMI_RX_SQ_THRESH_MASK
155*4882a593Smuzhiyun | UTMI_REG_SQ_LENGTH_MASK);
156*4882a593Smuzhiyun u2o_set(base, UTMI_RX, 7<<UTMI_RX_SQ_THRESH_SHIFT
157*4882a593Smuzhiyun | 2<<UTMI_REG_SQ_LENGTH_SHIFT);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* UTMI_IVREF */
160*4882a593Smuzhiyun if (cpu_is_pxa168())
161*4882a593Smuzhiyun /* fixing Microsoft Altair board interface with NEC hub issue -
162*4882a593Smuzhiyun * Set UTMI_IVREF from 0x4a3 to 0x4bf */
163*4882a593Smuzhiyun u2o_write(base, UTMI_IVREF, 0x4bf);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* toggle VCOCAL_START bit of UTMI_PLL */
166*4882a593Smuzhiyun udelay(200);
167*4882a593Smuzhiyun u2o_set(base, UTMI_PLL, VCOCAL_START);
168*4882a593Smuzhiyun udelay(40);
169*4882a593Smuzhiyun u2o_clear(base, UTMI_PLL, VCOCAL_START);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* toggle REG_RCAL_START bit of UTMI_TX */
172*4882a593Smuzhiyun udelay(400);
173*4882a593Smuzhiyun u2o_set(base, UTMI_TX, REG_RCAL_START);
174*4882a593Smuzhiyun udelay(40);
175*4882a593Smuzhiyun u2o_clear(base, UTMI_TX, REG_RCAL_START);
176*4882a593Smuzhiyun udelay(400);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Make sure PHY PLL is ready */
179*4882a593Smuzhiyun loops = 0;
180*4882a593Smuzhiyun while ((u2o_get(base, UTMI_PLL) & PLL_READY) == 0) {
181*4882a593Smuzhiyun mdelay(1);
182*4882a593Smuzhiyun loops++;
183*4882a593Smuzhiyun if (loops > 100) {
184*4882a593Smuzhiyun printk(KERN_WARNING "calibrate timeout, UTMI_PLL %x\n",
185*4882a593Smuzhiyun u2o_get(base, UTMI_PLL));
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (cpu_is_pxa168()) {
191*4882a593Smuzhiyun u2o_set(base, UTMI_RESERVE, 1 << 5);
192*4882a593Smuzhiyun /* Turn on UTMI PHY OTG extension */
193*4882a593Smuzhiyun u2o_write(base, UTMI_OTG_ADDON, 1);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
usb_phy_deinit_internal(void __iomem * base)199*4882a593Smuzhiyun static int usb_phy_deinit_internal(void __iomem *base)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun pr_info("Deinit usb phy!!!\n");
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (cpu_is_pxa168())
204*4882a593Smuzhiyun u2o_clear(base, UTMI_OTG_ADDON, UTMI_OTG_ADDON_OTG_ON);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun u2o_clear(base, UTMI_CTRL, UTMI_CTRL_RXBUF_PDWN);
207*4882a593Smuzhiyun u2o_clear(base, UTMI_CTRL, UTMI_CTRL_TXBUF_PDWN);
208*4882a593Smuzhiyun u2o_clear(base, UTMI_CTRL, UTMI_CTRL_USB_CLK_EN);
209*4882a593Smuzhiyun u2o_clear(base, UTMI_CTRL, 1<<UTMI_CTRL_PWR_UP_SHIFT);
210*4882a593Smuzhiyun u2o_clear(base, UTMI_CTRL, 1<<UTMI_CTRL_PLL_PWR_UP_SHIFT);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
pxa_usb_phy_init(void __iomem * phy_reg)215*4882a593Smuzhiyun int pxa_usb_phy_init(void __iomem *phy_reg)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun mutex_lock(&phy_lock);
218*4882a593Smuzhiyun if (phy_init_cnt++ == 0)
219*4882a593Smuzhiyun usb_phy_init_internal(phy_reg);
220*4882a593Smuzhiyun mutex_unlock(&phy_lock);
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
pxa_usb_phy_deinit(void __iomem * phy_reg)224*4882a593Smuzhiyun void pxa_usb_phy_deinit(void __iomem *phy_reg)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun WARN_ON(phy_init_cnt == 0);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun mutex_lock(&phy_lock);
229*4882a593Smuzhiyun if (--phy_init_cnt == 0)
230*4882a593Smuzhiyun usb_phy_deinit_internal(phy_reg);
231*4882a593Smuzhiyun mutex_unlock(&phy_lock);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB_SUPPORT)
238*4882a593Smuzhiyun static u64 __maybe_unused usb_dma_mask = ~(u32)0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_PHY_PXA_USB)
241*4882a593Smuzhiyun struct resource pxa168_usb_phy_resources[] = {
242*4882a593Smuzhiyun [0] = {
243*4882a593Smuzhiyun .start = PXA168_U2O_PHYBASE,
244*4882a593Smuzhiyun .end = PXA168_U2O_PHYBASE + USB_PHY_RANGE,
245*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
246*4882a593Smuzhiyun },
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun struct platform_device pxa168_device_usb_phy = {
250*4882a593Smuzhiyun .name = "pxa-usb-phy",
251*4882a593Smuzhiyun .id = -1,
252*4882a593Smuzhiyun .resource = pxa168_usb_phy_resources,
253*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(pxa168_usb_phy_resources),
254*4882a593Smuzhiyun .dev = {
255*4882a593Smuzhiyun .dma_mask = &usb_dma_mask,
256*4882a593Smuzhiyun .coherent_dma_mask = 0xffffffff,
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun #endif /* CONFIG_PHY_PXA_USB */
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB_MV_UDC)
262*4882a593Smuzhiyun struct resource pxa168_u2o_resources[] = {
263*4882a593Smuzhiyun /* regbase */
264*4882a593Smuzhiyun [0] = {
265*4882a593Smuzhiyun .start = PXA168_U2O_REGBASE + U2x_CAPREGS_OFFSET,
266*4882a593Smuzhiyun .end = PXA168_U2O_REGBASE + USB_REG_RANGE,
267*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
268*4882a593Smuzhiyun .name = "capregs",
269*4882a593Smuzhiyun },
270*4882a593Smuzhiyun /* phybase */
271*4882a593Smuzhiyun [1] = {
272*4882a593Smuzhiyun .start = PXA168_U2O_PHYBASE,
273*4882a593Smuzhiyun .end = PXA168_U2O_PHYBASE + USB_PHY_RANGE,
274*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
275*4882a593Smuzhiyun .name = "phyregs",
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun [2] = {
278*4882a593Smuzhiyun .start = IRQ_PXA168_USB1,
279*4882a593Smuzhiyun .end = IRQ_PXA168_USB1,
280*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
281*4882a593Smuzhiyun },
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun struct platform_device pxa168_device_u2o = {
285*4882a593Smuzhiyun .name = "mv-udc",
286*4882a593Smuzhiyun .id = -1,
287*4882a593Smuzhiyun .resource = pxa168_u2o_resources,
288*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(pxa168_u2o_resources),
289*4882a593Smuzhiyun .dev = {
290*4882a593Smuzhiyun .dma_mask = &usb_dma_mask,
291*4882a593Smuzhiyun .coherent_dma_mask = 0xffffffff,
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun #endif /* CONFIG_USB_MV_UDC */
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB_EHCI_MV_U2O)
297*4882a593Smuzhiyun struct resource pxa168_u2oehci_resources[] = {
298*4882a593Smuzhiyun [0] = {
299*4882a593Smuzhiyun .start = PXA168_U2O_REGBASE,
300*4882a593Smuzhiyun .end = PXA168_U2O_REGBASE + USB_REG_RANGE,
301*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun [1] = {
304*4882a593Smuzhiyun .start = IRQ_PXA168_USB1,
305*4882a593Smuzhiyun .end = IRQ_PXA168_USB1,
306*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun struct platform_device pxa168_device_u2oehci = {
311*4882a593Smuzhiyun .name = "pxa-u2oehci",
312*4882a593Smuzhiyun .id = -1,
313*4882a593Smuzhiyun .dev = {
314*4882a593Smuzhiyun .dma_mask = &usb_dma_mask,
315*4882a593Smuzhiyun .coherent_dma_mask = 0xffffffff,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(pxa168_u2oehci_resources),
319*4882a593Smuzhiyun .resource = pxa168_u2oehci_resources,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_USB_MV_OTG)
324*4882a593Smuzhiyun struct resource pxa168_u2ootg_resources[] = {
325*4882a593Smuzhiyun /* regbase */
326*4882a593Smuzhiyun [0] = {
327*4882a593Smuzhiyun .start = PXA168_U2O_REGBASE + U2x_CAPREGS_OFFSET,
328*4882a593Smuzhiyun .end = PXA168_U2O_REGBASE + USB_REG_RANGE,
329*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
330*4882a593Smuzhiyun .name = "capregs",
331*4882a593Smuzhiyun },
332*4882a593Smuzhiyun /* phybase */
333*4882a593Smuzhiyun [1] = {
334*4882a593Smuzhiyun .start = PXA168_U2O_PHYBASE,
335*4882a593Smuzhiyun .end = PXA168_U2O_PHYBASE + USB_PHY_RANGE,
336*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
337*4882a593Smuzhiyun .name = "phyregs",
338*4882a593Smuzhiyun },
339*4882a593Smuzhiyun [2] = {
340*4882a593Smuzhiyun .start = IRQ_PXA168_USB1,
341*4882a593Smuzhiyun .end = IRQ_PXA168_USB1,
342*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun struct platform_device pxa168_device_u2ootg = {
347*4882a593Smuzhiyun .name = "mv-otg",
348*4882a593Smuzhiyun .id = -1,
349*4882a593Smuzhiyun .dev = {
350*4882a593Smuzhiyun .dma_mask = &usb_dma_mask,
351*4882a593Smuzhiyun .coherent_dma_mask = 0xffffffff,
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(pxa168_u2ootg_resources),
355*4882a593Smuzhiyun .resource = pxa168_u2ootg_resources,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun #endif /* CONFIG_USB_MV_OTG */
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #endif
360