1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright: (C) 2018 Socionext Inc.
4*4882a593Smuzhiyun * Copyright: (C) 2015 Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/cpu_pm.h>
8*4882a593Smuzhiyun #include <linux/irqchip/arm-gic.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/suspend.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/cacheflush.h>
13*4882a593Smuzhiyun #include <asm/cp15.h>
14*4882a593Smuzhiyun #include <asm/idmap.h>
15*4882a593Smuzhiyun #include <asm/smp_plat.h>
16*4882a593Smuzhiyun #include <asm/suspend.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define M10V_MAX_CPU 4
19*4882a593Smuzhiyun #define KERNEL_UNBOOT_FLAG 0x12345678
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static void __iomem *m10v_smp_base;
22*4882a593Smuzhiyun
m10v_boot_secondary(unsigned int l_cpu,struct task_struct * idle)23*4882a593Smuzhiyun static int m10v_boot_secondary(unsigned int l_cpu, struct task_struct *idle)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun unsigned int mpidr, cpu, cluster;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun if (!m10v_smp_base)
28*4882a593Smuzhiyun return -ENXIO;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun mpidr = cpu_logical_map(l_cpu);
31*4882a593Smuzhiyun cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
32*4882a593Smuzhiyun cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun if (cpu >= M10V_MAX_CPU)
35*4882a593Smuzhiyun return -EINVAL;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun pr_info("%s: cpu %u l_cpu %u cluster %u\n",
38*4882a593Smuzhiyun __func__, cpu, l_cpu, cluster);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun writel(__pa_symbol(secondary_startup), m10v_smp_base + cpu * 4);
41*4882a593Smuzhiyun arch_send_wakeup_ipi_mask(cpumask_of(l_cpu));
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
m10v_smp_init(unsigned int max_cpus)46*4882a593Smuzhiyun static void m10v_smp_init(unsigned int max_cpus)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun unsigned int mpidr, cpu, cluster;
49*4882a593Smuzhiyun struct device_node *np;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "socionext,milbeaut-smp-sram");
52*4882a593Smuzhiyun if (!np)
53*4882a593Smuzhiyun return;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun m10v_smp_base = of_iomap(np, 0);
56*4882a593Smuzhiyun if (!m10v_smp_base)
57*4882a593Smuzhiyun return;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun mpidr = read_cpuid_mpidr();
60*4882a593Smuzhiyun cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
61*4882a593Smuzhiyun cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
62*4882a593Smuzhiyun pr_info("MCPM boot on cpu_%u cluster_%u\n", cpu, cluster);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun for (cpu = 0; cpu < M10V_MAX_CPU; cpu++)
65*4882a593Smuzhiyun writel(KERNEL_UNBOOT_FLAG, m10v_smp_base + cpu * 4);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
m10v_cpu_die(unsigned int l_cpu)69*4882a593Smuzhiyun static void m10v_cpu_die(unsigned int l_cpu)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun gic_cpu_if_down(0);
72*4882a593Smuzhiyun v7_exit_coherency_flush(louis);
73*4882a593Smuzhiyun wfi();
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
m10v_cpu_kill(unsigned int l_cpu)76*4882a593Smuzhiyun static int m10v_cpu_kill(unsigned int l_cpu)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun unsigned int mpidr, cpu;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun mpidr = cpu_logical_map(l_cpu);
81*4882a593Smuzhiyun cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun writel(KERNEL_UNBOOT_FLAG, m10v_smp_base + cpu * 4);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 1;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static struct smp_operations m10v_smp_ops __initdata = {
90*4882a593Smuzhiyun .smp_prepare_cpus = m10v_smp_init,
91*4882a593Smuzhiyun .smp_boot_secondary = m10v_boot_secondary,
92*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
93*4882a593Smuzhiyun .cpu_die = m10v_cpu_die,
94*4882a593Smuzhiyun .cpu_kill = m10v_cpu_kill,
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun CPU_METHOD_OF_DECLARE(m10v_smp, "socionext,milbeaut-m10v-smp", &m10v_smp_ops);
98*4882a593Smuzhiyun
m10v_pm_valid(suspend_state_t state)99*4882a593Smuzhiyun static int m10v_pm_valid(suspend_state_t state)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return (state == PM_SUSPEND_STANDBY) || (state == PM_SUSPEND_MEM);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun typedef void (*phys_reset_t)(unsigned long);
105*4882a593Smuzhiyun static phys_reset_t phys_reset;
106*4882a593Smuzhiyun
m10v_die(unsigned long arg)107*4882a593Smuzhiyun static int m10v_die(unsigned long arg)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun setup_mm_for_reboot();
110*4882a593Smuzhiyun asm("wfi");
111*4882a593Smuzhiyun /* Boot just like a secondary */
112*4882a593Smuzhiyun phys_reset = (phys_reset_t)(unsigned long)virt_to_phys(cpu_reset);
113*4882a593Smuzhiyun phys_reset(virt_to_phys(cpu_resume));
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
m10v_pm_enter(suspend_state_t state)118*4882a593Smuzhiyun static int m10v_pm_enter(suspend_state_t state)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun switch (state) {
121*4882a593Smuzhiyun case PM_SUSPEND_STANDBY:
122*4882a593Smuzhiyun asm("wfi");
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case PM_SUSPEND_MEM:
125*4882a593Smuzhiyun cpu_pm_enter();
126*4882a593Smuzhiyun cpu_suspend(0, m10v_die);
127*4882a593Smuzhiyun cpu_pm_exit();
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const struct platform_suspend_ops m10v_pm_ops = {
134*4882a593Smuzhiyun .valid = m10v_pm_valid,
135*4882a593Smuzhiyun .enter = m10v_pm_enter,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct clk *m10v_clclk_register(struct device *cpu_dev);
139*4882a593Smuzhiyun
m10v_pm_init(void)140*4882a593Smuzhiyun static int __init m10v_pm_init(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun if (of_machine_is_compatible("socionext,milbeaut-evb"))
143*4882a593Smuzhiyun suspend_set_ops(&m10v_pm_ops);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun late_initcall(m10v_pm_init);
148