xref: /OK3568_Linux_fs/kernel/arch/arm/mach-meson/platsmp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Carlo Caione <carlo@endlessm.com>
4*4882a593Smuzhiyun  * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/reset.h>
14*4882a593Smuzhiyun #include <linux/smp.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/cacheflush.h>
18*4882a593Smuzhiyun #include <asm/cp15.h>
19*4882a593Smuzhiyun #include <asm/smp_scu.h>
20*4882a593Smuzhiyun #include <asm/smp_plat.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MESON_SMP_SRAM_CPU_CTRL_REG		(0x00)
23*4882a593Smuzhiyun #define MESON_SMP_SRAM_CPU_CTRL_ADDR_REG(c)	(0x04 + ((c - 1) << 2))
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MESON_CPU_AO_RTI_PWR_A9_CNTL0		(0x00)
26*4882a593Smuzhiyun #define MESON_CPU_AO_RTI_PWR_A9_CNTL1		(0x04)
27*4882a593Smuzhiyun #define MESON_CPU_AO_RTI_PWR_A9_MEM_PD0		(0x14)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MESON_CPU_PWR_A9_CNTL0_M(c)		(0x03 << ((c * 2) + 16))
30*4882a593Smuzhiyun #define MESON_CPU_PWR_A9_CNTL1_M(c)		(0x03 << ((c + 1) << 1))
31*4882a593Smuzhiyun #define MESON_CPU_PWR_A9_MEM_PD0_M(c)		(0x0f << (32 - (c * 4)))
32*4882a593Smuzhiyun #define MESON_CPU_PWR_A9_CNTL1_ST(c)		(0x01 << (c + 16))
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static void __iomem *sram_base;
35*4882a593Smuzhiyun static void __iomem *scu_base;
36*4882a593Smuzhiyun static struct regmap *pmu;
37*4882a593Smuzhiyun 
meson_smp_get_core_reset(int cpu)38*4882a593Smuzhiyun static struct reset_control *meson_smp_get_core_reset(int cpu)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct device_node *np = of_get_cpu_node(cpu, 0);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	return of_reset_control_get_exclusive(np, NULL);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
meson_smp_set_cpu_ctrl(int cpu,bool on_off)45*4882a593Smuzhiyun static void meson_smp_set_cpu_ctrl(int cpu, bool on_off)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	u32 val = readl(sram_base + MESON_SMP_SRAM_CPU_CTRL_REG);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	if (on_off)
50*4882a593Smuzhiyun 		val |= BIT(cpu);
51*4882a593Smuzhiyun 	else
52*4882a593Smuzhiyun 		val &= ~BIT(cpu);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* keep bit 0 always enabled */
55*4882a593Smuzhiyun 	val |= BIT(0);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	writel(val, sram_base + MESON_SMP_SRAM_CPU_CTRL_REG);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
meson_smp_prepare_cpus(const char * scu_compatible,const char * pmu_compatible,const char * sram_compatible)60*4882a593Smuzhiyun static void __init meson_smp_prepare_cpus(const char *scu_compatible,
61*4882a593Smuzhiyun 					  const char *pmu_compatible,
62*4882a593Smuzhiyun 					  const char *sram_compatible)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	static struct device_node *node;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* SMP SRAM */
67*4882a593Smuzhiyun 	node = of_find_compatible_node(NULL, NULL, sram_compatible);
68*4882a593Smuzhiyun 	if (!node) {
69*4882a593Smuzhiyun 		pr_err("Missing SRAM node\n");
70*4882a593Smuzhiyun 		return;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	sram_base = of_iomap(node, 0);
74*4882a593Smuzhiyun 	of_node_put(node);
75*4882a593Smuzhiyun 	if (!sram_base) {
76*4882a593Smuzhiyun 		pr_err("Couldn't map SRAM registers\n");
77*4882a593Smuzhiyun 		return;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* PMU */
81*4882a593Smuzhiyun 	pmu = syscon_regmap_lookup_by_compatible(pmu_compatible);
82*4882a593Smuzhiyun 	if (IS_ERR(pmu)) {
83*4882a593Smuzhiyun 		pr_err("Couldn't map PMU registers\n");
84*4882a593Smuzhiyun 		return;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* SCU */
88*4882a593Smuzhiyun 	node = of_find_compatible_node(NULL, NULL, scu_compatible);
89*4882a593Smuzhiyun 	if (!node) {
90*4882a593Smuzhiyun 		pr_err("Missing SCU node\n");
91*4882a593Smuzhiyun 		return;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	scu_base = of_iomap(node, 0);
95*4882a593Smuzhiyun 	of_node_put(node);
96*4882a593Smuzhiyun 	if (!scu_base) {
97*4882a593Smuzhiyun 		pr_err("Couldn't map SCU registers\n");
98*4882a593Smuzhiyun 		return;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	scu_enable(scu_base);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
meson8b_smp_prepare_cpus(unsigned int max_cpus)104*4882a593Smuzhiyun static void __init meson8b_smp_prepare_cpus(unsigned int max_cpus)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	meson_smp_prepare_cpus("arm,cortex-a5-scu", "amlogic,meson8b-pmu",
107*4882a593Smuzhiyun 			       "amlogic,meson8b-smp-sram");
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
meson8_smp_prepare_cpus(unsigned int max_cpus)110*4882a593Smuzhiyun static void __init meson8_smp_prepare_cpus(unsigned int max_cpus)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	meson_smp_prepare_cpus("arm,cortex-a9-scu", "amlogic,meson8-pmu",
113*4882a593Smuzhiyun 			       "amlogic,meson8-smp-sram");
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
meson_smp_begin_secondary_boot(unsigned int cpu)116*4882a593Smuzhiyun static void meson_smp_begin_secondary_boot(unsigned int cpu)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * Set the entry point before powering on the CPU through the SCU. This
120*4882a593Smuzhiyun 	 * is needed if the CPU is in "warm" state (= after rebooting the
121*4882a593Smuzhiyun 	 * system without power-cycling, or when taking the CPU offline and
122*4882a593Smuzhiyun 	 * then taking it online again.
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 	writel(__pa_symbol(secondary_startup),
125*4882a593Smuzhiyun 	       sram_base + MESON_SMP_SRAM_CPU_CTRL_ADDR_REG(cpu));
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/*
128*4882a593Smuzhiyun 	 * SCU Power on CPU (needs to be done before starting the CPU,
129*4882a593Smuzhiyun 	 * otherwise the secondary CPU will not start).
130*4882a593Smuzhiyun 	 */
131*4882a593Smuzhiyun 	scu_cpu_power_enable(scu_base, cpu);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
meson_smp_finalize_secondary_boot(unsigned int cpu)134*4882a593Smuzhiyun static int meson_smp_finalize_secondary_boot(unsigned int cpu)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	unsigned long timeout;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	timeout = jiffies + (10 * HZ);
139*4882a593Smuzhiyun 	while (readl(sram_base + MESON_SMP_SRAM_CPU_CTRL_ADDR_REG(cpu))) {
140*4882a593Smuzhiyun 		if (!time_before(jiffies, timeout)) {
141*4882a593Smuzhiyun 			pr_err("Timeout while waiting for CPU%d status\n",
142*4882a593Smuzhiyun 			       cpu);
143*4882a593Smuzhiyun 			return -ETIMEDOUT;
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	writel(__pa_symbol(secondary_startup),
148*4882a593Smuzhiyun 	       sram_base + MESON_SMP_SRAM_CPU_CTRL_ADDR_REG(cpu));
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	meson_smp_set_cpu_ctrl(cpu, true);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
meson8_smp_boot_secondary(unsigned int cpu,struct task_struct * idle)155*4882a593Smuzhiyun static int meson8_smp_boot_secondary(unsigned int cpu,
156*4882a593Smuzhiyun 				     struct task_struct *idle)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct reset_control *rstc;
159*4882a593Smuzhiyun 	int ret;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	rstc = meson_smp_get_core_reset(cpu);
162*4882a593Smuzhiyun 	if (IS_ERR(rstc)) {
163*4882a593Smuzhiyun 		pr_err("Couldn't get the reset controller for CPU%d\n", cpu);
164*4882a593Smuzhiyun 		return PTR_ERR(rstc);
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	meson_smp_begin_secondary_boot(cpu);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* Reset enable */
170*4882a593Smuzhiyun 	ret = reset_control_assert(rstc);
171*4882a593Smuzhiyun 	if (ret) {
172*4882a593Smuzhiyun 		pr_err("Failed to assert CPU%d reset\n", cpu);
173*4882a593Smuzhiyun 		goto out;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* CPU power ON */
177*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL1,
178*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_CNTL1_M(cpu), 0);
179*4882a593Smuzhiyun 	if (ret < 0) {
180*4882a593Smuzhiyun 		pr_err("Couldn't wake up CPU%d\n", cpu);
181*4882a593Smuzhiyun 		goto out;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	udelay(10);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Isolation disable */
187*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL0, BIT(cpu),
188*4882a593Smuzhiyun 				 0);
189*4882a593Smuzhiyun 	if (ret < 0) {
190*4882a593Smuzhiyun 		pr_err("Error when disabling isolation of CPU%d\n", cpu);
191*4882a593Smuzhiyun 		goto out;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Reset disable */
195*4882a593Smuzhiyun 	ret = reset_control_deassert(rstc);
196*4882a593Smuzhiyun 	if (ret) {
197*4882a593Smuzhiyun 		pr_err("Failed to de-assert CPU%d reset\n", cpu);
198*4882a593Smuzhiyun 		goto out;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	ret = meson_smp_finalize_secondary_boot(cpu);
202*4882a593Smuzhiyun 	if (ret)
203*4882a593Smuzhiyun 		goto out;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun out:
206*4882a593Smuzhiyun 	reset_control_put(rstc);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
meson8b_smp_boot_secondary(unsigned int cpu,struct task_struct * idle)211*4882a593Smuzhiyun static int meson8b_smp_boot_secondary(unsigned int cpu,
212*4882a593Smuzhiyun 				     struct task_struct *idle)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct reset_control *rstc;
215*4882a593Smuzhiyun 	int ret;
216*4882a593Smuzhiyun 	u32 val;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	rstc = meson_smp_get_core_reset(cpu);
219*4882a593Smuzhiyun 	if (IS_ERR(rstc)) {
220*4882a593Smuzhiyun 		pr_err("Couldn't get the reset controller for CPU%d\n", cpu);
221*4882a593Smuzhiyun 		return PTR_ERR(rstc);
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	meson_smp_begin_secondary_boot(cpu);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* CPU power UP */
227*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL0,
228*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_CNTL0_M(cpu), 0);
229*4882a593Smuzhiyun 	if (ret < 0) {
230*4882a593Smuzhiyun 		pr_err("Couldn't power up CPU%d\n", cpu);
231*4882a593Smuzhiyun 		goto out;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	udelay(5);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Reset enable */
237*4882a593Smuzhiyun 	ret = reset_control_assert(rstc);
238*4882a593Smuzhiyun 	if (ret) {
239*4882a593Smuzhiyun 		pr_err("Failed to assert CPU%d reset\n", cpu);
240*4882a593Smuzhiyun 		goto out;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* Memory power UP */
244*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_MEM_PD0,
245*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_MEM_PD0_M(cpu), 0);
246*4882a593Smuzhiyun 	if (ret < 0) {
247*4882a593Smuzhiyun 		pr_err("Couldn't power up the memory for CPU%d\n", cpu);
248*4882a593Smuzhiyun 		goto out;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Wake up CPU */
252*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL1,
253*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_CNTL1_M(cpu), 0);
254*4882a593Smuzhiyun 	if (ret < 0) {
255*4882a593Smuzhiyun 		pr_err("Couldn't wake up CPU%d\n", cpu);
256*4882a593Smuzhiyun 		goto out;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	udelay(10);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL1, val,
262*4882a593Smuzhiyun 				       val & MESON_CPU_PWR_A9_CNTL1_ST(cpu),
263*4882a593Smuzhiyun 				       10, 10000);
264*4882a593Smuzhiyun 	if (ret) {
265*4882a593Smuzhiyun 		pr_err("Timeout while polling PMU for CPU%d status\n", cpu);
266*4882a593Smuzhiyun 		goto out;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Isolation disable */
270*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL0, BIT(cpu),
271*4882a593Smuzhiyun 				 0);
272*4882a593Smuzhiyun 	if (ret < 0) {
273*4882a593Smuzhiyun 		pr_err("Error when disabling isolation of CPU%d\n", cpu);
274*4882a593Smuzhiyun 		goto out;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Reset disable */
278*4882a593Smuzhiyun 	ret = reset_control_deassert(rstc);
279*4882a593Smuzhiyun 	if (ret) {
280*4882a593Smuzhiyun 		pr_err("Failed to de-assert CPU%d reset\n", cpu);
281*4882a593Smuzhiyun 		goto out;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	ret = meson_smp_finalize_secondary_boot(cpu);
285*4882a593Smuzhiyun 	if (ret)
286*4882a593Smuzhiyun 		goto out;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun out:
289*4882a593Smuzhiyun 	reset_control_put(rstc);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
meson8_smp_cpu_die(unsigned int cpu)295*4882a593Smuzhiyun static void meson8_smp_cpu_die(unsigned int cpu)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	meson_smp_set_cpu_ctrl(cpu, false);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	v7_exit_coherency_flush(louis);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	scu_power_mode(scu_base, SCU_PM_POWEROFF);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	dsb();
304*4882a593Smuzhiyun 	wfi();
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* we should never get here */
307*4882a593Smuzhiyun 	WARN_ON(1);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
meson8_smp_cpu_kill(unsigned int cpu)310*4882a593Smuzhiyun static int meson8_smp_cpu_kill(unsigned int cpu)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	int ret, power_mode;
313*4882a593Smuzhiyun 	unsigned long timeout;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	timeout = jiffies + (50 * HZ);
316*4882a593Smuzhiyun 	do {
317*4882a593Smuzhiyun 		power_mode = scu_get_cpu_power_mode(scu_base, cpu);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		if (power_mode == SCU_PM_POWEROFF)
320*4882a593Smuzhiyun 			break;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		usleep_range(10000, 15000);
323*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (power_mode != SCU_PM_POWEROFF) {
326*4882a593Smuzhiyun 		pr_err("Error while waiting for SCU power-off on CPU%d\n",
327*4882a593Smuzhiyun 		       cpu);
328*4882a593Smuzhiyun 		return -ETIMEDOUT;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	msleep(30);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Isolation enable */
334*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL0, BIT(cpu),
335*4882a593Smuzhiyun 				 0x3);
336*4882a593Smuzhiyun 	if (ret < 0) {
337*4882a593Smuzhiyun 		pr_err("Error when enabling isolation for CPU%d\n", cpu);
338*4882a593Smuzhiyun 		return ret;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	udelay(10);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* CPU power OFF */
344*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL1,
345*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_CNTL1_M(cpu), 0x3);
346*4882a593Smuzhiyun 	if (ret < 0) {
347*4882a593Smuzhiyun 		pr_err("Couldn't change sleep status of CPU%d\n", cpu);
348*4882a593Smuzhiyun 		return ret;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return 1;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
meson8b_smp_cpu_kill(unsigned int cpu)354*4882a593Smuzhiyun static int meson8b_smp_cpu_kill(unsigned int cpu)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	int ret, power_mode, count = 5000;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	do {
359*4882a593Smuzhiyun 		power_mode = scu_get_cpu_power_mode(scu_base, cpu);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		if (power_mode == SCU_PM_POWEROFF)
362*4882a593Smuzhiyun 			break;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		udelay(10);
365*4882a593Smuzhiyun 	} while (++count);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (power_mode != SCU_PM_POWEROFF) {
368*4882a593Smuzhiyun 		pr_err("Error while waiting for SCU power-off on CPU%d\n",
369*4882a593Smuzhiyun 		       cpu);
370*4882a593Smuzhiyun 		return -ETIMEDOUT;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	udelay(10);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* CPU power DOWN */
376*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL0,
377*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_CNTL0_M(cpu), 0x3);
378*4882a593Smuzhiyun 	if (ret < 0) {
379*4882a593Smuzhiyun 		pr_err("Couldn't power down CPU%d\n", cpu);
380*4882a593Smuzhiyun 		return ret;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* Isolation enable */
384*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL0, BIT(cpu),
385*4882a593Smuzhiyun 				 0x3);
386*4882a593Smuzhiyun 	if (ret < 0) {
387*4882a593Smuzhiyun 		pr_err("Error when enabling isolation for CPU%d\n", cpu);
388*4882a593Smuzhiyun 		return ret;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	udelay(10);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* Sleep status */
394*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_CNTL1,
395*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_CNTL1_M(cpu), 0x3);
396*4882a593Smuzhiyun 	if (ret < 0) {
397*4882a593Smuzhiyun 		pr_err("Couldn't change sleep status of CPU%d\n", cpu);
398*4882a593Smuzhiyun 		return ret;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Memory power DOWN */
402*4882a593Smuzhiyun 	ret = regmap_update_bits(pmu, MESON_CPU_AO_RTI_PWR_A9_MEM_PD0,
403*4882a593Smuzhiyun 				 MESON_CPU_PWR_A9_MEM_PD0_M(cpu), 0xf);
404*4882a593Smuzhiyun 	if (ret < 0) {
405*4882a593Smuzhiyun 		pr_err("Couldn't power down the memory of CPU%d\n", cpu);
406*4882a593Smuzhiyun 		return ret;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return 1;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun #endif
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static struct smp_operations meson8_smp_ops __initdata = {
414*4882a593Smuzhiyun 	.smp_prepare_cpus	= meson8_smp_prepare_cpus,
415*4882a593Smuzhiyun 	.smp_boot_secondary	= meson8_smp_boot_secondary,
416*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
417*4882a593Smuzhiyun 	.cpu_die		= meson8_smp_cpu_die,
418*4882a593Smuzhiyun 	.cpu_kill		= meson8_smp_cpu_kill,
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static struct smp_operations meson8b_smp_ops __initdata = {
423*4882a593Smuzhiyun 	.smp_prepare_cpus	= meson8b_smp_prepare_cpus,
424*4882a593Smuzhiyun 	.smp_boot_secondary	= meson8b_smp_boot_secondary,
425*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
426*4882a593Smuzhiyun 	.cpu_die		= meson8_smp_cpu_die,
427*4882a593Smuzhiyun 	.cpu_kill		= meson8b_smp_cpu_kill,
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun CPU_METHOD_OF_DECLARE(meson8_smp, "amlogic,meson8-smp", &meson8_smp_ops);
432*4882a593Smuzhiyun CPU_METHOD_OF_DECLARE(meson8b_smp, "amlogic,meson8b-smp", &meson8b_smp_ops);
433