xref: /OK3568_Linux_fs/kernel/arch/arm/mach-lpc32xx/lpc32xx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm/mach-lpc32xx/include/mach/platform.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Kevin Wells <kevin.wells@nxp.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2010 NXP Semiconductors
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __ARM_LPC32XX_H
11*4882a593Smuzhiyun #define __ARM_LPC32XX_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define _SBF(f, v)				((v) << (f))
14*4882a593Smuzhiyun #define _BIT(n)					_SBF(n, 1)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * AHB 0 physical base addresses
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define LPC32XX_SLC_BASE			0x20020000
20*4882a593Smuzhiyun #define LPC32XX_SSP0_BASE			0x20084000
21*4882a593Smuzhiyun #define LPC32XX_SPI1_BASE			0x20088000
22*4882a593Smuzhiyun #define LPC32XX_SSP1_BASE			0x2008C000
23*4882a593Smuzhiyun #define LPC32XX_SPI2_BASE			0x20090000
24*4882a593Smuzhiyun #define LPC32XX_I2S0_BASE			0x20094000
25*4882a593Smuzhiyun #define LPC32XX_SD_BASE				0x20098000
26*4882a593Smuzhiyun #define LPC32XX_I2S1_BASE			0x2009C000
27*4882a593Smuzhiyun #define LPC32XX_MLC_BASE			0x200A8000
28*4882a593Smuzhiyun #define LPC32XX_AHB0_START			LPC32XX_SLC_BASE
29*4882a593Smuzhiyun #define LPC32XX_AHB0_SIZE			0x00089000
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun  * AHB 1 physical base addresses
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #define LPC32XX_DMA_BASE			0x31000000
35*4882a593Smuzhiyun #define LPC32XX_USB_BASE			0x31020000
36*4882a593Smuzhiyun #define LPC32XX_USBH_BASE			0x31020000
37*4882a593Smuzhiyun #define LPC32XX_USB_OTG_BASE			0x31020000
38*4882a593Smuzhiyun #define LPC32XX_OTG_I2C_BASE			0x31020300
39*4882a593Smuzhiyun #define LPC32XX_LCD_BASE			0x31040000
40*4882a593Smuzhiyun #define LPC32XX_ETHERNET_BASE			0x31060000
41*4882a593Smuzhiyun #define LPC32XX_EMC_BASE			0x31080000
42*4882a593Smuzhiyun #define LPC32XX_ETB_CFG_BASE			0x310C0000
43*4882a593Smuzhiyun #define LPC32XX_ETB_DATA_BASE			0x310E0000
44*4882a593Smuzhiyun #define LPC32XX_AHB1_START			LPC32XX_DMA_BASE
45*4882a593Smuzhiyun #define LPC32XX_AHB1_SIZE			0x000E1000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * FAB physical base addresses
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun #define LPC32XX_CLK_PM_BASE			0x40004000
51*4882a593Smuzhiyun #define LPC32XX_MIC_BASE			0x40008000
52*4882a593Smuzhiyun #define LPC32XX_SIC1_BASE			0x4000C000
53*4882a593Smuzhiyun #define LPC32XX_SIC2_BASE			0x40010000
54*4882a593Smuzhiyun #define LPC32XX_HS_UART1_BASE			0x40014000
55*4882a593Smuzhiyun #define LPC32XX_HS_UART2_BASE			0x40018000
56*4882a593Smuzhiyun #define LPC32XX_HS_UART7_BASE			0x4001C000
57*4882a593Smuzhiyun #define LPC32XX_RTC_BASE			0x40024000
58*4882a593Smuzhiyun #define LPC32XX_RTC_RAM_BASE			0x40024080
59*4882a593Smuzhiyun #define LPC32XX_GPIO_BASE			0x40028000
60*4882a593Smuzhiyun #define LPC32XX_PWM3_BASE			0x4002C000
61*4882a593Smuzhiyun #define LPC32XX_PWM4_BASE			0x40030000
62*4882a593Smuzhiyun #define LPC32XX_MSTIM_BASE			0x40034000
63*4882a593Smuzhiyun #define LPC32XX_HSTIM_BASE			0x40038000
64*4882a593Smuzhiyun #define LPC32XX_WDTIM_BASE			0x4003C000
65*4882a593Smuzhiyun #define LPC32XX_DEBUG_CTRL_BASE			0x40040000
66*4882a593Smuzhiyun #define LPC32XX_TIMER0_BASE			0x40044000
67*4882a593Smuzhiyun #define LPC32XX_ADC_BASE			0x40048000
68*4882a593Smuzhiyun #define LPC32XX_TIMER1_BASE			0x4004C000
69*4882a593Smuzhiyun #define LPC32XX_KSCAN_BASE			0x40050000
70*4882a593Smuzhiyun #define LPC32XX_UART_CTRL_BASE			0x40054000
71*4882a593Smuzhiyun #define LPC32XX_TIMER2_BASE			0x40058000
72*4882a593Smuzhiyun #define LPC32XX_PWM1_BASE			0x4005C000
73*4882a593Smuzhiyun #define LPC32XX_PWM2_BASE			0x4005C004
74*4882a593Smuzhiyun #define LPC32XX_TIMER3_BASE			0x40060000
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * APB physical base addresses
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define LPC32XX_UART3_BASE			0x40080000
80*4882a593Smuzhiyun #define LPC32XX_UART4_BASE			0x40088000
81*4882a593Smuzhiyun #define LPC32XX_UART5_BASE			0x40090000
82*4882a593Smuzhiyun #define LPC32XX_UART6_BASE			0x40098000
83*4882a593Smuzhiyun #define LPC32XX_I2C1_BASE			0x400A0000
84*4882a593Smuzhiyun #define LPC32XX_I2C2_BASE			0x400A8000
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * FAB and APB base and sizing
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun #define LPC32XX_FABAPB_START			LPC32XX_CLK_PM_BASE
90*4882a593Smuzhiyun #define LPC32XX_FABAPB_SIZE			0x000A5000
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * Internal memory bases and sizes
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define LPC32XX_IRAM_BASE			0x08000000
96*4882a593Smuzhiyun #define LPC32XX_IROM_BASE			0x0C000000
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * External Static Memory Bank Address Space Bases
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun #define LPC32XX_EMC_CS0_BASE			0xE0000000
102*4882a593Smuzhiyun #define LPC32XX_EMC_CS1_BASE			0xE1000000
103*4882a593Smuzhiyun #define LPC32XX_EMC_CS2_BASE			0xE2000000
104*4882a593Smuzhiyun #define LPC32XX_EMC_CS3_BASE			0xE3000000
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * External SDRAM Memory Bank Address Space Bases
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define LPC32XX_EMC_DYCS0_BASE			0x80000000
110*4882a593Smuzhiyun #define LPC32XX_EMC_DYCS1_BASE			0xA0000000
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Clock and crystal information
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun #define LPC32XX_MAIN_OSC_FREQ			13000000
116*4882a593Smuzhiyun #define LPC32XX_CLOCK_OSC_FREQ			32768
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Clock and Power control register offsets
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun #define _PMREG(x)				io_p2v(LPC32XX_CLK_PM_BASE +\
122*4882a593Smuzhiyun 						(x))
123*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DEBUG_CTRL		_PMREG(0x000)
124*4882a593Smuzhiyun #define LPC32XX_CLKPWR_BOOTMAP			_PMREG(0x014)
125*4882a593Smuzhiyun #define LPC32XX_CLKPWR_P01_ER			_PMREG(0x018)
126*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCLK_PDIV		_PMREG(0x01C)
127*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INT_ER			_PMREG(0x020)
128*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INT_RS			_PMREG(0x024)
129*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INT_SR			_PMREG(0x028)
130*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INT_AP			_PMREG(0x02C)
131*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PIN_ER			_PMREG(0x030)
132*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PIN_RS			_PMREG(0x034)
133*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PIN_SR			_PMREG(0x038)
134*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PIN_AP			_PMREG(0x03C)
135*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLK_DIV			_PMREG(0x040)
136*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWR_CTRL			_PMREG(0x044)
137*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_CTRL		_PMREG(0x048)
138*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MAIN_OSC_CTRL		_PMREG(0x04C)
139*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCLK_CTRL		_PMREG(0x050)
140*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCLK_CTRL		_PMREG(0x054)
141*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_CTRL		_PMREG(0x058)
142*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADC_CLK_CTRL_1		_PMREG(0x060)
143*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USB_CTRL			_PMREG(0x064)
144*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRAMCLK_CTRL		_PMREG(0x068)
145*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DDR_LAP_NOM		_PMREG(0x06C)
146*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DDR_LAP_COUNT		_PMREG(0x070)
147*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DDR_LAP_DELAY		_PMREG(0x074)
148*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSP_CLK_CTRL		_PMREG(0x078)
149*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2S_CLK_CTRL		_PMREG(0x07C)
150*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MS_CTRL			_PMREG(0x080)
151*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCLK_CTRL		_PMREG(0x090)
152*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TEST_CLK_SEL		_PMREG(0x0A4)
153*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SFW_INT			_PMREG(0x0A8)
154*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2C_CLK_CTRL		_PMREG(0x0AC)
155*4882a593Smuzhiyun #define LPC32XX_CLKPWR_KEY_CLK_CTRL		_PMREG(0x0B0)
156*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADC_CLK_CTRL		_PMREG(0x0B4)
157*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWM_CLK_CTRL		_PMREG(0x0B8)
158*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TIMER_CLK_CTRL		_PMREG(0x0BC)
159*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1	_PMREG(0x0C0)
160*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPI_CLK_CTRL		_PMREG(0x0C4)
161*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NAND_CLK_CTRL		_PMREG(0x0C8)
162*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART3_CLK_CTRL		_PMREG(0x0D0)
163*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART4_CLK_CTRL		_PMREG(0x0D4)
164*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART5_CLK_CTRL		_PMREG(0x0D8)
165*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART6_CLK_CTRL		_PMREG(0x0DC)
166*4882a593Smuzhiyun #define LPC32XX_CLKPWR_IRDA_CLK_CTRL		_PMREG(0x0E0)
167*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART_CLK_CTRL		_PMREG(0x0E4)
168*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DMA_CLK_CTRL		_PMREG(0x0E8)
169*4882a593Smuzhiyun #define LPC32XX_CLKPWR_AUTOCLOCK		_PMREG(0x0EC)
170*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DEVID(x)			_PMREG(0x130 + (x))
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * clkpwr_debug_ctrl register definitions
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun #define LPC32XX_CLKPWR_VFP_CLOCK_ENABLE_BIT	_BIT(4)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  * clkpwr_bootmap register definitions
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun #define LPC32XX_CLKPWR_BOOTMAP_SEL_BIT		_BIT(1)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun  * clkpwr_start_gpio register bit definitions
184*4882a593Smuzhiyun  */
185*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO23_BIT	_BIT(31)
186*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO22_BIT	_BIT(30)
187*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO21_BIT	_BIT(29)
188*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO20_BIT	_BIT(28)
189*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO19_BIT	_BIT(27)
190*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO18_BIT	_BIT(26)
191*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO17_BIT	_BIT(25)
192*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO16_BIT	_BIT(24)
193*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO15_BIT	_BIT(23)
194*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO14_BIT	_BIT(22)
195*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO13_BIT	_BIT(21)
196*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO12_BIT	_BIT(20)
197*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO11_BIT	_BIT(19)
198*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO10_BIT	_BIT(18)
199*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO9_BIT	_BIT(17)
200*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO8_BIT	_BIT(16)
201*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO7_BIT	_BIT(15)
202*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO6_BIT	_BIT(14)
203*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO5_BIT	_BIT(13)
204*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO4_BIT	_BIT(12)
205*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO3_BIT	_BIT(11)
206*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO2_BIT	_BIT(10)
207*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO1_BIT	_BIT(9)
208*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P1IO0_BIT	_BIT(8)
209*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO7_BIT	_BIT(7)
210*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO6_BIT	_BIT(6)
211*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO5_BIT	_BIT(5)
212*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO4_BIT	_BIT(4)
213*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO3_BIT	_BIT(3)
214*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO2_BIT	_BIT(2)
215*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO1_BIT	_BIT(1)
216*4882a593Smuzhiyun #define LPC32XX_CLKPWR_GPIOSRC_P0IO0_BIT	_BIT(0)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * clkpwr_usbclk_pdiv register definitions
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBPDIV_PLL_MASK		0xF
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun  * clkpwr_start_int, clkpwr_start_raw_sts_int, clkpwr_start_sts_int,
225*4882a593Smuzhiyun  * clkpwr_start_pol_int, register bit definitions
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_ADC_BIT		_BIT(31)
228*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_TS_P_BIT		_BIT(30)
229*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_TS_AUX_BIT	_BIT(29)
230*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_USBAHNEEDCLK_BIT	_BIT(26)
231*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_MSTIMER_BIT	_BIT(25)
232*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_RTC_BIT		_BIT(24)
233*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_USBNEEDCLK_BIT	_BIT(23)
234*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_USB_BIT		_BIT(22)
235*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_I2C_BIT		_BIT(21)
236*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_USBOTGTIMER_BIT	_BIT(20)
237*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_USBATXINT_BIT	_BIT(19)
238*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_KEY_BIT		_BIT(16)
239*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_MAC_BIT		_BIT(7)
240*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_P0P1_BIT		_BIT(6)
241*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_GPIO_05_BIT	_BIT(5)
242*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_GPIO_04_BIT	_BIT(4)
243*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_GPIO_03_BIT	_BIT(3)
244*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_GPIO_02_BIT	_BIT(2)
245*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_GPIO_01_BIT	_BIT(1)
246*4882a593Smuzhiyun #define LPC32XX_CLKPWR_INTSRC_GPIO_00_BIT	_BIT(0)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  * clkpwr_start_pin, clkpwr_start_raw_sts_pin, clkpwr_start_sts_pin,
250*4882a593Smuzhiyun  * clkpwr_start_pol_pin register bit definitions
251*4882a593Smuzhiyun  */
252*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U7_RX_BIT		_BIT(31)
253*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U7_HCTS_BIT	_BIT(30)
254*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U6_IRRX_BIT	_BIT(28)
255*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U5_RX_BIT		_BIT(26)
256*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_28_BIT	_BIT(25)
257*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U3_RX_BIT		_BIT(24)
258*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U2_HCTS_BIT	_BIT(23)
259*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U2_RX_BIT		_BIT(22)
260*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_U1_RX_BIT		_BIT(21)
261*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_MSDIO_INT_BIT	_BIT(18)
262*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_MSDIO_SRT_BIT	_BIT(17)
263*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_06_BIT	_BIT(16)
264*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_05_BIT	_BIT(15)
265*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_04_BIT	_BIT(14)
266*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_03_BIT	_BIT(13)
267*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_02_BIT	_BIT(12)
268*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_01_BIT	_BIT(11)
269*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_00_BIT	_BIT(10)
270*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_SYSCLKEN_BIT	_BIT(9)
271*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_SPI1_DATIN_BIT	_BIT(8)
272*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_07_BIT	_BIT(7)
273*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_SPI2_DATIN_BIT	_BIT(6)
274*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_19_BIT	_BIT(5)
275*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_09_BIT	_BIT(4)
276*4882a593Smuzhiyun #define LPC32XX_CLKPWR_EXTSRC_GPI_08_BIT	_BIT(3)
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * clkpwr_hclk_div register definitions
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_STOP	(0x0 << 7)
282*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_NORM	(0x1 << 7)
283*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_HALF	(0x2 << 7)
284*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKDIV_PCLK_DIV(n)	(((n) & 0x1F) << 2)
285*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKDIV_DIV_2POW(n)	((n) & 0x3)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * clkpwr_pwr_ctrl register definitions
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun #define LPC32XX_CLKPWR_CTRL_FORCE_PCLK		_BIT(10)
291*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRAM_SELF_RFSH		_BIT(9)
292*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UPD_SDRAM_SELF_RFSH	_BIT(8)
293*4882a593Smuzhiyun #define LPC32XX_CLKPWR_AUTO_SDRAM_SELF_RFSH	_BIT(7)
294*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HIGHCORE_STATE_BIT	_BIT(5)
295*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCLKEN_STATE_BIT	_BIT(4)
296*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCLKEN_GPIO_EN		_BIT(3)
297*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SELECT_RUN_MODE		_BIT(2)
298*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HIGHCORE_GPIO_EN		_BIT(1)
299*4882a593Smuzhiyun #define LPC32XX_CLKPWR_STOP_MODE_CTRL		_BIT(0)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun  * clkpwr_pll397_ctrl register definitions
303*4882a593Smuzhiyun  */
304*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_MSLOCK_STS	_BIT(10)
305*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BYPASS		_BIT(9)
306*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_NORM		0x000
307*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_N12_5	0x040
308*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_N25		0x080
309*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_N37_5	0x0C0
310*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_P12_5	0x100
311*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_P25		0x140
312*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_P37_5	0x180
313*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_P50		0x1C0
314*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_BIAS_MASK		0x1C0
315*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS	_BIT(1)
316*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCTRL_PLL397_STS	_BIT(0)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * clkpwr_main_osc_ctrl register definitions
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MOSC_ADD_CAP(n)		(((n) & 0x7F) << 2)
322*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MOSC_CAP_MASK		(0x7F << 2)
323*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TEST_MODE		_BIT(1)
324*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MOSC_DISABLE		_BIT(0)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun  * clkpwr_sysclk_ctrl register definitions
328*4882a593Smuzhiyun  */
329*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCTRL_BP_TRIG(n)	(((n) & 0x3FF) << 2)
330*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCTRL_BP_MASK		(0x3FF << 2)
331*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCTRL_USEPLL397	_BIT(1)
332*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCTRL_SYSCLKMUX	_BIT(0)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun  * clkpwr_lcdclk_ctrl register definitions
336*4882a593Smuzhiyun  */
337*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT12	0x000
338*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT16	0x040
339*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT15	0x080
340*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT24	0x0C0
341*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_STN4M	0x100
342*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_STN8C	0x140
343*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_DSTN4M	0x180
344*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_DSTN8C	0x1C0
345*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_MSK	0x01C0
346*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_CLK_EN		0x020
347*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_SET_PSCALE(n)	((n - 1) & 0x1F)
348*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCTRL_PSCALE_MSK	0x001F
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  * clkpwr_hclkpll_ctrl register definitions
352*4882a593Smuzhiyun  */
353*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_POWER_UP		_BIT(16)
354*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS	_BIT(15)
355*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS	_BIT(14)
356*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK	_BIT(13)
357*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_POSTDIV_2POW(n)	(((n) & 0x3) << 11)
358*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_PREDIV_PLUS1(n)	(((n) & 0x3) << 9)
359*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_PLLM(n)		(((n) & 0xFF) << 1)
360*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_PLL_STS		_BIT(0)
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * clkpwr_adc_clk_ctrl_1 register definitions
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADCCTRL1_RTDIV(n)	(((n) & 0xFF) << 0)
366*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL	_BIT(8)
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun  * clkpwr_usb_ctrl register definitions
370*4882a593Smuzhiyun  */
371*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_HCLK_EN		_BIT(24)
372*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_USBI2C_EN	_BIT(23)
373*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_USBDVND_EN	_BIT(22)
374*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_USBHSTND_EN	_BIT(21)
375*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_PU_ADD		(0x0 << 19)
376*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_BUS_KEEPER	(0x1 << 19)
377*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_PD_ADD		(0x3 << 19)
378*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_CLK_EN2		_BIT(18)
379*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_CLK_EN1		_BIT(17)
380*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP	_BIT(16)
381*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_CCO_BYPASS	_BIT(15)
382*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_POSTDIV_BYPASS	_BIT(14)
383*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_FDBK_SEL_FCLK	_BIT(13)
384*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_POSTDIV_2POW(n)	(((n) & 0x3) << 11)
385*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_PREDIV_PLUS1(n)	(((n) & 0x3) << 9)
386*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_FDBK_PLUS1(n)	(((n) & 0xFF) << 1)
387*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USBCTRL_PLL_STS		_BIT(0)
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * clkpwr_sdramclk_ctrl register definitions
391*4882a593Smuzhiyun  */
392*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_FASTSLEW_CLK	_BIT(22)
393*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_FASTSLEW		_BIT(21)
394*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_FASTSLEW_DAT	_BIT(20)
395*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_SW_DDR_RESET	_BIT(19)
396*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_HCLK_DLY(n)	(((n) & 0x1F) << 14)
397*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_DLY_ADDR_STS	_BIT(13)
398*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_SENS_FACT(n)	(((n) & 0x7) << 10)
399*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_USE_CAL		_BIT(9)
400*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_DO_CAL		_BIT(8)
401*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_CAL_ON_RTC	_BIT(7)
402*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_DQS_DLY(n)	(((n) & 0x1F) << 2)
403*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_USE_DDR		_BIT(1)
404*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SDRCLK_CLK_DIS		_BIT(0)
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun  * clkpwr_ssp_blk_ctrl register definitions
408*4882a593Smuzhiyun  */
409*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP1RX	_BIT(5)
410*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP1TX	_BIT(4)
411*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP0RX	_BIT(3)
412*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP0TX	_BIT(2)
413*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSPCTRL_SSPCLK1_EN	_BIT(1)
414*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN	_BIT(0)
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun  * clkpwr_i2s_clk_ctrl register definitions
418*4882a593Smuzhiyun  */
419*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2S1_RX_FOR_TX	_BIT(6)
420*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2S1_TX_FOR_RX	_BIT(5)
421*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2S1_USE_DMA	_BIT(4)
422*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2S0_RX_FOR_TX	_BIT(3)
423*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2S0_TX_FOR_RX	_BIT(2)
424*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2SCLK1_EN	_BIT(1)
425*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2SCTRL_I2SCLK0_EN	_BIT(0)
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun  * clkpwr_ms_ctrl register definitions
429*4882a593Smuzhiyun  */
430*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_MSDIO_PIN_DIS	_BIT(10)
431*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_MSDIO_PU_EN	_BIT(9)
432*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_MSDIO23_DIS	_BIT(8)
433*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_MSDIO1_DIS	_BIT(7)
434*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_MSDIO0_DIS	_BIT(6)
435*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_SDCARD_EN		_BIT(5)
436*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(n)	((n) & 0xF)
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun  * clkpwr_macclk_ctrl register definitions
440*4882a593Smuzhiyun  */
441*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_NO_ENET_PIS	0x00
442*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS	0x08
443*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS	0x18
444*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_PINS_MSK		0x18
445*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_DMACLK_EN	_BIT(2)
446*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_MMIOCLK_EN	_BIT(1)
447*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCTRL_HRCCLK_EN	_BIT(0)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun  * clkpwr_test_clk_sel register definitions
451*4882a593Smuzhiyun  */
452*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK1_SEL_PERCLK	(0x0 << 5)
453*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK1_SEL_RTC		(0x1 << 5)
454*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK1_SEL_MOSC	(0x2 << 5)
455*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK1_SEL_MASK	(0x3 << 5)
456*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK_TESTCLK1_EN	_BIT(4)
457*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK2_SEL_HCLK	(0x0 << 1)
458*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK2_SEL_PERCLK	(0x1 << 1)
459*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK2_SEL_USBCLK	(0x2 << 1)
460*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK2_SEL_MOSC	(0x5 << 1)
461*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK2_SEL_PLL397	(0x7 << 1)
462*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK2_SEL_MASK	(0x7 << 1)
463*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TESTCLK_TESTCLK2_EN	_BIT(0)
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun  * clkpwr_sw_int register definitions
467*4882a593Smuzhiyun  */
468*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SW_INT(n)		(_BIT(0) | (((n) & 0x7F) << 1))
469*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SW_GET_ARG(n)		(((n) & 0xFE) >> 1)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun  * clkpwr_i2c_clk_ctrl register definitions
473*4882a593Smuzhiyun  */
474*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2CCLK_USBI2CHI_DRIVE	_BIT(4)
475*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2CCLK_I2C2HI_DRIVE	_BIT(3)
476*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2CCLK_I2C1HI_DRIVE	_BIT(2)
477*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2CCLK_I2C2CLK_EN	_BIT(1)
478*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2CCLK_I2C1CLK_EN	_BIT(0)
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun  * clkpwr_key_clk_ctrl register definitions
482*4882a593Smuzhiyun  */
483*4882a593Smuzhiyun #define LPC32XX_CLKPWR_KEYCLKCTRL_CLK_EN	0x1
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun  * clkpwr_adc_clk_ctrl register definitions
487*4882a593Smuzhiyun  */
488*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN	0x1
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /*
491*4882a593Smuzhiyun  * clkpwr_pwm_clk_ctrl register definitions
492*4882a593Smuzhiyun  */
493*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_PWM2_DIV(n)	(((n) & 0xF) << 8)
494*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_PWM1_DIV(n)	(((n) & 0xF) << 4)
495*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_PWM2SEL_PCLK	0x8
496*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_PWM2CLK_EN	0x4
497*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_PWM1SEL_PCLK	0x2
498*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_PWM1CLK_EN	0x1
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun  * clkpwr_timer_clk_ctrl register definitions
502*4882a593Smuzhiyun  */
503*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_HSTIMER_EN	0x2
504*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_WDOG_EN		0x1
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun  * clkpwr_timers_pwms_clk_ctrl_1 register definitions
508*4882a593Smuzhiyun  */
509*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_MPWM_EN	0x40
510*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER3_EN	0x20
511*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER2_EN	0x10
512*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER1_EN	0x08
513*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_TIMER0_EN	0x04
514*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_PWM4_EN	0x02
515*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TMRPWMCLK_PWM3_EN	0x01
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /*
518*4882a593Smuzhiyun  * clkpwr_spi_clk_ctrl register definitions
519*4882a593Smuzhiyun  */
520*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_SET_SPI2DATIO	0x80
521*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_SET_SPI2CLK	0x40
522*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_USE_SPI2		0x20
523*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_SPI2CLK_EN	0x10
524*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_SET_SPI1DATIO	0x08
525*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_SET_SPI1CLK	0x04
526*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_USE_SPI1		0x02
527*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPICLK_SPI1CLK_EN	0x01
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun  * clkpwr_nand_clk_ctrl register definitions
531*4882a593Smuzhiyun  */
532*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NANDCLK_INTSEL_MLC	0x20
533*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NANDCLK_DMA_RNB		0x10
534*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NANDCLK_DMA_INT		0x08
535*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NANDCLK_SEL_SLC		0x04
536*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NANDCLK_MLCCLK_EN	0x02
537*4882a593Smuzhiyun #define LPC32XX_CLKPWR_NANDCLK_SLCCLK_EN	0x01
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun  * clkpwr_uart3_clk_ctrl, clkpwr_uart4_clk_ctrl, clkpwr_uart5_clk_ctrl
541*4882a593Smuzhiyun  * and clkpwr_uart6_clk_ctrl register definitions
542*4882a593Smuzhiyun  */
543*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART_Y_DIV(y)		((y) & 0xFF)
544*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART_X_DIV(x)		(((x) & 0xFF) << 8)
545*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART_USE_HCLK		_BIT(16)
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /*
548*4882a593Smuzhiyun  * clkpwr_irda_clk_ctrl register definitions
549*4882a593Smuzhiyun  */
550*4882a593Smuzhiyun #define LPC32XX_CLKPWR_IRDA_Y_DIV(y)		((y) & 0xFF)
551*4882a593Smuzhiyun #define LPC32XX_CLKPWR_IRDA_X_DIV(x)		(((x) & 0xFF) << 8)
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun  * clkpwr_uart_clk_ctrl register definitions
555*4882a593Smuzhiyun  */
556*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UARTCLKCTRL_UART6_EN	_BIT(3)
557*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UARTCLKCTRL_UART5_EN	_BIT(2)
558*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UARTCLKCTRL_UART4_EN	_BIT(1)
559*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UARTCLKCTRL_UART3_EN	_BIT(0)
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun  * clkpwr_dmaclk_ctrl register definitions
563*4882a593Smuzhiyun  */
564*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DMACLKCTRL_CLK_EN	0x1
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /*
567*4882a593Smuzhiyun  * clkpwr_autoclock register definitions
568*4882a593Smuzhiyun  */
569*4882a593Smuzhiyun #define LPC32XX_CLKPWR_AUTOCLK_USB_EN		0x40
570*4882a593Smuzhiyun #define LPC32XX_CLKPWR_AUTOCLK_IRAM_EN		0x02
571*4882a593Smuzhiyun #define LPC32XX_CLKPWR_AUTOCLK_IROM_EN		0x01
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun  * Interrupt controller register offsets
575*4882a593Smuzhiyun  */
576*4882a593Smuzhiyun #define LPC32XX_INTC_MASK(x)			io_p2v((x) + 0x00)
577*4882a593Smuzhiyun #define LPC32XX_INTC_RAW_STAT(x)		io_p2v((x) + 0x04)
578*4882a593Smuzhiyun #define LPC32XX_INTC_STAT(x)			io_p2v((x) + 0x08)
579*4882a593Smuzhiyun #define LPC32XX_INTC_POLAR(x)			io_p2v((x) + 0x0C)
580*4882a593Smuzhiyun #define LPC32XX_INTC_ACT_TYPE(x)		io_p2v((x) + 0x10)
581*4882a593Smuzhiyun #define LPC32XX_INTC_TYPE(x)			io_p2v((x) + 0x14)
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun  * Timer/counter register offsets
585*4882a593Smuzhiyun  */
586*4882a593Smuzhiyun #define LPC32XX_TIMER_IR(x)			io_p2v((x) + 0x00)
587*4882a593Smuzhiyun #define LPC32XX_TIMER_TCR(x)			io_p2v((x) + 0x04)
588*4882a593Smuzhiyun #define LPC32XX_TIMER_TC(x)			io_p2v((x) + 0x08)
589*4882a593Smuzhiyun #define LPC32XX_TIMER_PR(x)			io_p2v((x) + 0x0C)
590*4882a593Smuzhiyun #define LPC32XX_TIMER_PC(x)			io_p2v((x) + 0x10)
591*4882a593Smuzhiyun #define LPC32XX_TIMER_MCR(x)			io_p2v((x) + 0x14)
592*4882a593Smuzhiyun #define LPC32XX_TIMER_MR0(x)			io_p2v((x) + 0x18)
593*4882a593Smuzhiyun #define LPC32XX_TIMER_MR1(x)			io_p2v((x) + 0x1C)
594*4882a593Smuzhiyun #define LPC32XX_TIMER_MR2(x)			io_p2v((x) + 0x20)
595*4882a593Smuzhiyun #define LPC32XX_TIMER_MR3(x)			io_p2v((x) + 0x24)
596*4882a593Smuzhiyun #define LPC32XX_TIMER_CCR(x)			io_p2v((x) + 0x28)
597*4882a593Smuzhiyun #define LPC32XX_TIMER_CR0(x)			io_p2v((x) + 0x2C)
598*4882a593Smuzhiyun #define LPC32XX_TIMER_CR1(x)			io_p2v((x) + 0x30)
599*4882a593Smuzhiyun #define LPC32XX_TIMER_CR2(x)			io_p2v((x) + 0x34)
600*4882a593Smuzhiyun #define LPC32XX_TIMER_CR3(x)			io_p2v((x) + 0x38)
601*4882a593Smuzhiyun #define LPC32XX_TIMER_EMR(x)			io_p2v((x) + 0x3C)
602*4882a593Smuzhiyun #define LPC32XX_TIMER_CTCR(x)			io_p2v((x) + 0x70)
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun  * ir register definitions
606*4882a593Smuzhiyun  */
607*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_MTCH_BIT(n)		(1 << ((n) & 0x3))
608*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_CAPT_BIT(n)		(1 << (4 + ((n) & 0x3)))
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun  * tcr register definitions
612*4882a593Smuzhiyun  */
613*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_TCR_EN		0x1
614*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_TCR_RESET		0x2
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun  * mcr register definitions
618*4882a593Smuzhiyun  */
619*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_MCR_MTCH(n)		(0x1 << ((n) * 3))
620*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_MCR_RESET(n)		(0x1 << (((n) * 3) + 1))
621*4882a593Smuzhiyun #define LPC32XX_TIMER_CNTR_MCR_STOP(n)		(0x1 << (((n) * 3) + 2))
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun  * Standard UART register offsets
625*4882a593Smuzhiyun  */
626*4882a593Smuzhiyun #define LPC32XX_UART_DLL_FIFO(x)		io_p2v((x) + 0x00)
627*4882a593Smuzhiyun #define LPC32XX_UART_DLM_IER(x)			io_p2v((x) + 0x04)
628*4882a593Smuzhiyun #define LPC32XX_UART_IIR_FCR(x)			io_p2v((x) + 0x08)
629*4882a593Smuzhiyun #define LPC32XX_UART_LCR(x)			io_p2v((x) + 0x0C)
630*4882a593Smuzhiyun #define LPC32XX_UART_MODEM_CTRL(x)		io_p2v((x) + 0x10)
631*4882a593Smuzhiyun #define LPC32XX_UART_LSR(x)			io_p2v((x) + 0x14)
632*4882a593Smuzhiyun #define LPC32XX_UART_MODEM_STATUS(x)		io_p2v((x) + 0x18)
633*4882a593Smuzhiyun #define LPC32XX_UART_RXLEV(x)			io_p2v((x) + 0x1C)
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /*
636*4882a593Smuzhiyun  * UART control structure offsets
637*4882a593Smuzhiyun  */
638*4882a593Smuzhiyun #define _UCREG(x)				io_p2v(\
639*4882a593Smuzhiyun 						LPC32XX_UART_CTRL_BASE + (x))
640*4882a593Smuzhiyun #define LPC32XX_UARTCTL_CTRL			_UCREG(0x00)
641*4882a593Smuzhiyun #define LPC32XX_UARTCTL_CLKMODE			_UCREG(0x04)
642*4882a593Smuzhiyun #define LPC32XX_UARTCTL_CLOOP			_UCREG(0x08)
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun  * ctrl register definitions
646*4882a593Smuzhiyun  */
647*4882a593Smuzhiyun #define LPC32XX_UART_U3_MD_CTRL_EN		_BIT(11)
648*4882a593Smuzhiyun #define LPC32XX_UART_IRRX6_INV_EN		_BIT(10)
649*4882a593Smuzhiyun #define LPC32XX_UART_HDPX_EN			_BIT(9)
650*4882a593Smuzhiyun #define LPC32XX_UART_UART6_IRDAMOD_BYPASS	_BIT(5)
651*4882a593Smuzhiyun #define LPC32XX_RT_IRTX6_INV_EN			_BIT(4)
652*4882a593Smuzhiyun #define LPC32XX_RT_IRTX6_INV_MIR_EN		_BIT(3)
653*4882a593Smuzhiyun #define LPC32XX_RT_RX_IRPULSE_3_16_115K		_BIT(2)
654*4882a593Smuzhiyun #define LPC32XX_RT_TX_IRPULSE_3_16_115K		_BIT(1)
655*4882a593Smuzhiyun #define LPC32XX_UART_U5_ROUTE_TO_USB		_BIT(0)
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun  * clkmode register definitions
659*4882a593Smuzhiyun  */
660*4882a593Smuzhiyun #define LPC32XX_UART_ENABLED_CLOCKS(n)		(((n) >> 16) & 0x7F)
661*4882a593Smuzhiyun #define LPC32XX_UART_ENABLED_CLOCK(n, u)	(((n) >> (16 + (u))) & 0x1)
662*4882a593Smuzhiyun #define LPC32XX_UART_ENABLED_CLKS_ANY		_BIT(14)
663*4882a593Smuzhiyun #define LPC32XX_UART_CLKMODE_OFF		0x0
664*4882a593Smuzhiyun #define LPC32XX_UART_CLKMODE_ON			0x1
665*4882a593Smuzhiyun #define LPC32XX_UART_CLKMODE_AUTO		0x2
666*4882a593Smuzhiyun #define LPC32XX_UART_CLKMODE_MASK(u)		(0x3 << ((((u) - 3) * 2) + 4))
667*4882a593Smuzhiyun #define LPC32XX_UART_CLKMODE_LOAD(m, u)		((m) << ((((u) - 3) * 2) + 4))
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun  * GPIO Module Register offsets
671*4882a593Smuzhiyun  */
672*4882a593Smuzhiyun #define _GPREG(x)				io_p2v(LPC32XX_GPIO_BASE + (x))
673*4882a593Smuzhiyun #define LPC32XX_GPIO_P_MUX_SET			_GPREG(0x100)
674*4882a593Smuzhiyun #define LPC32XX_GPIO_P_MUX_CLR			_GPREG(0x104)
675*4882a593Smuzhiyun #define LPC32XX_GPIO_P_MUX_STATE		_GPREG(0x108)
676*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_MUX_SET			_GPREG(0x110)
677*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_MUX_CLR			_GPREG(0x114)
678*4882a593Smuzhiyun #define LPC32XX_GPIO_P3_MUX_STATE		_GPREG(0x118)
679*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_MUX_SET			_GPREG(0x120)
680*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_MUX_CLR			_GPREG(0x124)
681*4882a593Smuzhiyun #define LPC32XX_GPIO_P0_MUX_STATE		_GPREG(0x128)
682*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_MUX_SET			_GPREG(0x130)
683*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_MUX_CLR			_GPREG(0x134)
684*4882a593Smuzhiyun #define LPC32XX_GPIO_P1_MUX_STATE		_GPREG(0x138)
685*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MUX_SET			_GPREG(0x028)
686*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MUX_CLR			_GPREG(0x02C)
687*4882a593Smuzhiyun #define LPC32XX_GPIO_P2_MUX_STATE		_GPREG(0x030)
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun  * USB Otg Registers
691*4882a593Smuzhiyun  */
692*4882a593Smuzhiyun #define _OTGREG(x)			io_p2v(LPC32XX_USB_OTG_BASE + (x))
693*4882a593Smuzhiyun #define LPC32XX_USB_OTG_CLK_CTRL	_OTGREG(0xFF4)
694*4882a593Smuzhiyun #define LPC32XX_USB_OTG_CLK_STAT	_OTGREG(0xFF8)
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun /* USB OTG CLK CTRL bit defines */
697*4882a593Smuzhiyun #define LPC32XX_USB_OTG_AHB_M_CLOCK_ON	_BIT(4)
698*4882a593Smuzhiyun #define LPC32XX_USB_OTG_OTG_CLOCK_ON	_BIT(3)
699*4882a593Smuzhiyun #define LPC32XX_USB_OTG_I2C_CLOCK_ON	_BIT(2)
700*4882a593Smuzhiyun #define LPC32XX_USB_OTG_DEV_CLOCK_ON	_BIT(1)
701*4882a593Smuzhiyun #define LPC32XX_USB_OTG_HOST_CLOCK_ON	_BIT(0)
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun  * Start of virtual addresses for IO devices
705*4882a593Smuzhiyun  */
706*4882a593Smuzhiyun #define IO_BASE		0xF0000000
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun /*
709*4882a593Smuzhiyun  * This macro relies on fact that for all HW i/o addresses bits 20-23 are 0
710*4882a593Smuzhiyun  */
711*4882a593Smuzhiyun #define IO_ADDRESS(x)	IOMEM(((((x) & 0xff000000) >> 4) | ((x) & 0xfffff)) |\
712*4882a593Smuzhiyun 			 IO_BASE)
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define io_p2v(x)	((void __iomem *) (unsigned long) IO_ADDRESS(x))
715*4882a593Smuzhiyun #define io_v2p(x)	((((x) & 0x0ff00000) << 4) | ((x) & 0x000fffff))
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun #endif
718