1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/arm/mach-ixp4xx/ixdp425-setup.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * IXDP425/IXCDP1100 board-setup
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2003-2005 MontaVista Software, Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Author: Deepak Saxena <dsaxena@plexity.net>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/serial.h>
16*4882a593Smuzhiyun #include <linux/tty.h>
17*4882a593Smuzhiyun #include <linux/serial_8250.h>
18*4882a593Smuzhiyun #include <linux/gpio/machine.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
21*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
22*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
23*4882a593Smuzhiyun #include <linux/mtd/platnand.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/gpio.h>
26*4882a593Smuzhiyun #include <asm/types.h>
27*4882a593Smuzhiyun #include <asm/setup.h>
28*4882a593Smuzhiyun #include <asm/memory.h>
29*4882a593Smuzhiyun #include <mach/hardware.h>
30*4882a593Smuzhiyun #include <asm/mach-types.h>
31*4882a593Smuzhiyun #include <asm/irq.h>
32*4882a593Smuzhiyun #include <asm/mach/arch.h>
33*4882a593Smuzhiyun #include <asm/mach/flash.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "irqs.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define IXDP425_SDA_PIN 7
38*4882a593Smuzhiyun #define IXDP425_SCL_PIN 6
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* NAND Flash pins */
41*4882a593Smuzhiyun #define IXDP425_NAND_NCE_PIN 12
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define IXDP425_NAND_CMD_BYTE 0x01
44*4882a593Smuzhiyun #define IXDP425_NAND_ADDR_BYTE 0x02
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct flash_platform_data ixdp425_flash_data = {
47*4882a593Smuzhiyun .map_name = "cfi_probe",
48*4882a593Smuzhiyun .width = 2,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static struct resource ixdp425_flash_resource = {
52*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct platform_device ixdp425_flash = {
56*4882a593Smuzhiyun .name = "IXP4XX-Flash",
57*4882a593Smuzhiyun .id = 0,
58*4882a593Smuzhiyun .dev = {
59*4882a593Smuzhiyun .platform_data = &ixdp425_flash_data,
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun .num_resources = 1,
62*4882a593Smuzhiyun .resource = &ixdp425_flash_resource,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #if defined(CONFIG_MTD_NAND_PLATFORM) || \
66*4882a593Smuzhiyun defined(CONFIG_MTD_NAND_PLATFORM_MODULE)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct mtd_partition ixdp425_partitions[] = {
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun .name = "ixp400 NAND FS 0",
71*4882a593Smuzhiyun .offset = 0,
72*4882a593Smuzhiyun .size = SZ_8M
73*4882a593Smuzhiyun }, {
74*4882a593Smuzhiyun .name = "ixp400 NAND FS 1",
75*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
76*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL
77*4882a593Smuzhiyun },
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static void
ixdp425_flash_nand_cmd_ctrl(struct nand_chip * this,int cmd,unsigned int ctrl)81*4882a593Smuzhiyun ixdp425_flash_nand_cmd_ctrl(struct nand_chip *this, int cmd, unsigned int ctrl)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun int offset = (int)nand_get_controller_data(this);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (ctrl & NAND_CTRL_CHANGE) {
86*4882a593Smuzhiyun if (ctrl & NAND_NCE) {
87*4882a593Smuzhiyun gpio_set_value(IXDP425_NAND_NCE_PIN, 0);
88*4882a593Smuzhiyun udelay(5);
89*4882a593Smuzhiyun } else
90*4882a593Smuzhiyun gpio_set_value(IXDP425_NAND_NCE_PIN, 1);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun offset = (ctrl & NAND_CLE) ? IXDP425_NAND_CMD_BYTE : 0;
93*4882a593Smuzhiyun offset |= (ctrl & NAND_ALE) ? IXDP425_NAND_ADDR_BYTE : 0;
94*4882a593Smuzhiyun nand_set_controller_data(this, (void *)offset);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (cmd != NAND_CMD_NONE)
98*4882a593Smuzhiyun writeb(cmd, this->legacy.IO_ADDR_W + offset);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static struct platform_nand_data ixdp425_flash_nand_data = {
102*4882a593Smuzhiyun .chip = {
103*4882a593Smuzhiyun .nr_chips = 1,
104*4882a593Smuzhiyun .chip_delay = 30,
105*4882a593Smuzhiyun .partitions = ixdp425_partitions,
106*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(ixdp425_partitions),
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun .ctrl = {
109*4882a593Smuzhiyun .cmd_ctrl = ixdp425_flash_nand_cmd_ctrl
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct resource ixdp425_flash_nand_resource = {
114*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct platform_device ixdp425_flash_nand = {
118*4882a593Smuzhiyun .name = "gen_nand",
119*4882a593Smuzhiyun .id = -1,
120*4882a593Smuzhiyun .dev = {
121*4882a593Smuzhiyun .platform_data = &ixdp425_flash_nand_data,
122*4882a593Smuzhiyun },
123*4882a593Smuzhiyun .num_resources = 1,
124*4882a593Smuzhiyun .resource = &ixdp425_flash_nand_resource,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun #endif /* CONFIG_MTD_NAND_PLATFORM */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct gpiod_lookup_table ixdp425_i2c_gpiod_table = {
129*4882a593Smuzhiyun .dev_id = "i2c-gpio.0",
130*4882a593Smuzhiyun .table = {
131*4882a593Smuzhiyun GPIO_LOOKUP_IDX("IXP4XX_GPIO_CHIP", IXDP425_SDA_PIN,
132*4882a593Smuzhiyun NULL, 0, GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN),
133*4882a593Smuzhiyun GPIO_LOOKUP_IDX("IXP4XX_GPIO_CHIP", IXDP425_SCL_PIN,
134*4882a593Smuzhiyun NULL, 1, GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN),
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct platform_device ixdp425_i2c_gpio = {
139*4882a593Smuzhiyun .name = "i2c-gpio",
140*4882a593Smuzhiyun .id = 0,
141*4882a593Smuzhiyun .dev = {
142*4882a593Smuzhiyun .platform_data = NULL,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static struct resource ixdp425_uart_resources[] = {
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun .start = IXP4XX_UART1_BASE_PHYS,
149*4882a593Smuzhiyun .end = IXP4XX_UART1_BASE_PHYS + 0x0fff,
150*4882a593Smuzhiyun .flags = IORESOURCE_MEM
151*4882a593Smuzhiyun },
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun .start = IXP4XX_UART2_BASE_PHYS,
154*4882a593Smuzhiyun .end = IXP4XX_UART2_BASE_PHYS + 0x0fff,
155*4882a593Smuzhiyun .flags = IORESOURCE_MEM
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static struct plat_serial8250_port ixdp425_uart_data[] = {
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun .mapbase = IXP4XX_UART1_BASE_PHYS,
162*4882a593Smuzhiyun .membase = (char *)IXP4XX_UART1_BASE_VIRT + REG_OFFSET,
163*4882a593Smuzhiyun .irq = IRQ_IXP4XX_UART1,
164*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
165*4882a593Smuzhiyun .iotype = UPIO_MEM,
166*4882a593Smuzhiyun .regshift = 2,
167*4882a593Smuzhiyun .uartclk = IXP4XX_UART_XTAL,
168*4882a593Smuzhiyun },
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun .mapbase = IXP4XX_UART2_BASE_PHYS,
171*4882a593Smuzhiyun .membase = (char *)IXP4XX_UART2_BASE_VIRT + REG_OFFSET,
172*4882a593Smuzhiyun .irq = IRQ_IXP4XX_UART2,
173*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
174*4882a593Smuzhiyun .iotype = UPIO_MEM,
175*4882a593Smuzhiyun .regshift = 2,
176*4882a593Smuzhiyun .uartclk = IXP4XX_UART_XTAL,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun { },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static struct platform_device ixdp425_uart = {
182*4882a593Smuzhiyun .name = "serial8250",
183*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM,
184*4882a593Smuzhiyun .dev.platform_data = ixdp425_uart_data,
185*4882a593Smuzhiyun .num_resources = 2,
186*4882a593Smuzhiyun .resource = ixdp425_uart_resources
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Built-in 10/100 Ethernet MAC interfaces */
190*4882a593Smuzhiyun static struct resource ixp425_npeb_resources[] = {
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun .start = IXP4XX_EthB_BASE_PHYS,
193*4882a593Smuzhiyun .end = IXP4XX_EthB_BASE_PHYS + 0x0fff,
194*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
195*4882a593Smuzhiyun },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static struct resource ixp425_npec_resources[] = {
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun .start = IXP4XX_EthC_BASE_PHYS,
201*4882a593Smuzhiyun .end = IXP4XX_EthC_BASE_PHYS + 0x0fff,
202*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static struct eth_plat_info ixdp425_plat_eth[] = {
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun .phy = 0,
209*4882a593Smuzhiyun .rxq = 3,
210*4882a593Smuzhiyun .txreadyq = 20,
211*4882a593Smuzhiyun }, {
212*4882a593Smuzhiyun .phy = 1,
213*4882a593Smuzhiyun .rxq = 4,
214*4882a593Smuzhiyun .txreadyq = 21,
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static struct platform_device ixdp425_eth[] = {
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun .name = "ixp4xx_eth",
221*4882a593Smuzhiyun .id = IXP4XX_ETH_NPEB,
222*4882a593Smuzhiyun .dev.platform_data = ixdp425_plat_eth,
223*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ixp425_npeb_resources),
224*4882a593Smuzhiyun .resource = ixp425_npeb_resources,
225*4882a593Smuzhiyun }, {
226*4882a593Smuzhiyun .name = "ixp4xx_eth",
227*4882a593Smuzhiyun .id = IXP4XX_ETH_NPEC,
228*4882a593Smuzhiyun .dev.platform_data = ixdp425_plat_eth + 1,
229*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ixp425_npec_resources),
230*4882a593Smuzhiyun .resource = ixp425_npec_resources,
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct platform_device *ixdp425_devices[] __initdata = {
235*4882a593Smuzhiyun &ixdp425_i2c_gpio,
236*4882a593Smuzhiyun &ixdp425_flash,
237*4882a593Smuzhiyun #if defined(CONFIG_MTD_NAND_PLATFORM) || \
238*4882a593Smuzhiyun defined(CONFIG_MTD_NAND_PLATFORM_MODULE)
239*4882a593Smuzhiyun &ixdp425_flash_nand,
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun &ixdp425_uart,
242*4882a593Smuzhiyun &ixdp425_eth[0],
243*4882a593Smuzhiyun &ixdp425_eth[1],
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
ixdp425_init(void)246*4882a593Smuzhiyun static void __init ixdp425_init(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun ixp4xx_sys_init();
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun ixdp425_flash_resource.start = IXP4XX_EXP_BUS_BASE(0);
251*4882a593Smuzhiyun ixdp425_flash_resource.end =
252*4882a593Smuzhiyun IXP4XX_EXP_BUS_BASE(0) + ixp4xx_exp_bus_size - 1;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #if defined(CONFIG_MTD_NAND_PLATFORM) || \
255*4882a593Smuzhiyun defined(CONFIG_MTD_NAND_PLATFORM_MODULE)
256*4882a593Smuzhiyun ixdp425_flash_nand_resource.start = IXP4XX_EXP_BUS_BASE(3),
257*4882a593Smuzhiyun ixdp425_flash_nand_resource.end = IXP4XX_EXP_BUS_BASE(3) + 0x10 - 1;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun gpio_request(IXDP425_NAND_NCE_PIN, "NAND NCE pin");
260*4882a593Smuzhiyun gpio_direction_output(IXDP425_NAND_NCE_PIN, 0);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Configure expansion bus for NAND Flash */
263*4882a593Smuzhiyun *IXP4XX_EXP_CS3 = IXP4XX_EXP_BUS_CS_EN |
264*4882a593Smuzhiyun IXP4XX_EXP_BUS_STROBE_T(1) | /* extend by 1 clock */
265*4882a593Smuzhiyun IXP4XX_EXP_BUS_CYCLES(0) | /* Intel cycles */
266*4882a593Smuzhiyun IXP4XX_EXP_BUS_SIZE(0) | /* 512bytes addr space*/
267*4882a593Smuzhiyun IXP4XX_EXP_BUS_WR_EN |
268*4882a593Smuzhiyun IXP4XX_EXP_BUS_BYTE_EN; /* 8 bit data bus */
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (cpu_is_ixp43x()) {
272*4882a593Smuzhiyun ixdp425_uart.num_resources = 1;
273*4882a593Smuzhiyun ixdp425_uart_data[1].flags = 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun gpiod_add_lookup_table(&ixdp425_i2c_gpiod_table);
277*4882a593Smuzhiyun platform_add_devices(ixdp425_devices, ARRAY_SIZE(ixdp425_devices));
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #ifdef CONFIG_ARCH_IXDP425
281*4882a593Smuzhiyun MACHINE_START(IXDP425, "Intel IXDP425 Development Platform")
282*4882a593Smuzhiyun /* Maintainer: MontaVista Software, Inc. */
283*4882a593Smuzhiyun .map_io = ixp4xx_map_io,
284*4882a593Smuzhiyun .init_early = ixp4xx_init_early,
285*4882a593Smuzhiyun .init_irq = ixp4xx_init_irq,
286*4882a593Smuzhiyun .init_time = ixp4xx_timer_init,
287*4882a593Smuzhiyun .atag_offset = 0x100,
288*4882a593Smuzhiyun .init_machine = ixdp425_init,
289*4882a593Smuzhiyun #if defined(CONFIG_PCI)
290*4882a593Smuzhiyun .dma_zone_size = SZ_64M,
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun .restart = ixp4xx_restart,
293*4882a593Smuzhiyun MACHINE_END
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #ifdef CONFIG_MACH_IXDP465
297*4882a593Smuzhiyun MACHINE_START(IXDP465, "Intel IXDP465 Development Platform")
298*4882a593Smuzhiyun /* Maintainer: MontaVista Software, Inc. */
299*4882a593Smuzhiyun .map_io = ixp4xx_map_io,
300*4882a593Smuzhiyun .init_early = ixp4xx_init_early,
301*4882a593Smuzhiyun .init_irq = ixp4xx_init_irq,
302*4882a593Smuzhiyun .init_time = ixp4xx_timer_init,
303*4882a593Smuzhiyun .atag_offset = 0x100,
304*4882a593Smuzhiyun .init_machine = ixdp425_init,
305*4882a593Smuzhiyun #if defined(CONFIG_PCI)
306*4882a593Smuzhiyun .dma_zone_size = SZ_64M,
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun MACHINE_END
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #ifdef CONFIG_ARCH_PRPMC1100
312*4882a593Smuzhiyun MACHINE_START(IXCDP1100, "Intel IXCDP1100 Development Platform")
313*4882a593Smuzhiyun /* Maintainer: MontaVista Software, Inc. */
314*4882a593Smuzhiyun .map_io = ixp4xx_map_io,
315*4882a593Smuzhiyun .init_early = ixp4xx_init_early,
316*4882a593Smuzhiyun .init_irq = ixp4xx_init_irq,
317*4882a593Smuzhiyun .init_time = ixp4xx_timer_init,
318*4882a593Smuzhiyun .atag_offset = 0x100,
319*4882a593Smuzhiyun .init_machine = ixdp425_init,
320*4882a593Smuzhiyun #if defined(CONFIG_PCI)
321*4882a593Smuzhiyun .dma_zone_size = SZ_64M,
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun MACHINE_END
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #ifdef CONFIG_MACH_KIXRP435
327*4882a593Smuzhiyun MACHINE_START(KIXRP435, "Intel KIXRP435 Reference Platform")
328*4882a593Smuzhiyun /* Maintainer: MontaVista Software, Inc. */
329*4882a593Smuzhiyun .map_io = ixp4xx_map_io,
330*4882a593Smuzhiyun .init_early = ixp4xx_init_early,
331*4882a593Smuzhiyun .init_irq = ixp4xx_init_irq,
332*4882a593Smuzhiyun .init_time = ixp4xx_timer_init,
333*4882a593Smuzhiyun .atag_offset = 0x100,
334*4882a593Smuzhiyun .init_machine = ixdp425_init,
335*4882a593Smuzhiyun #if defined(CONFIG_PCI)
336*4882a593Smuzhiyun .dma_zone_size = SZ_64M,
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun MACHINE_END
339*4882a593Smuzhiyun #endif
340