1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/arm/plat-iop/pci.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * PCI support for the Intel IOP32X and IOP33X processors
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Rory Bolt <rorybolt@pacbell.net>
8*4882a593Smuzhiyun * Copyright (C) 2002 Rory Bolt
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/mm.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <asm/irq.h>
19*4882a593Smuzhiyun #include <asm/signal.h>
20*4882a593Smuzhiyun #include <asm/mach/pci.h>
21*4882a593Smuzhiyun #include "hardware.h"
22*4882a593Smuzhiyun #include "iop3xx.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun // #define DEBUG
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifdef DEBUG
27*4882a593Smuzhiyun #define DBG(x...) printk(x)
28*4882a593Smuzhiyun #else
29*4882a593Smuzhiyun #define DBG(x...) do { } while (0)
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * This routine builds either a type0 or type1 configuration command. If the
34*4882a593Smuzhiyun * bus is on the 803xx then a type0 made, else a type1 is created.
35*4882a593Smuzhiyun */
iop3xx_cfg_address(struct pci_bus * bus,int devfn,int where)36*4882a593Smuzhiyun static u32 iop3xx_cfg_address(struct pci_bus *bus, int devfn, int where)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct pci_sys_data *sys = bus->sysdata;
39*4882a593Smuzhiyun u32 addr;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (sys->busnr == bus->number)
42*4882a593Smuzhiyun addr = 1 << (PCI_SLOT(devfn) + 16) | (PCI_SLOT(devfn) << 11);
43*4882a593Smuzhiyun else
44*4882a593Smuzhiyun addr = bus->number << 16 | PCI_SLOT(devfn) << 11 | 1;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun addr |= PCI_FUNC(devfn) << 8 | (where & ~3);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return addr;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * This routine checks the status of the last configuration cycle. If an error
53*4882a593Smuzhiyun * was detected it returns a 1, else it returns a 0. The errors being checked
54*4882a593Smuzhiyun * are parity, master abort, target abort (master and target). These types of
55*4882a593Smuzhiyun * errors occur during a config cycle where there is no device, like during
56*4882a593Smuzhiyun * the discovery stage.
57*4882a593Smuzhiyun */
iop3xx_pci_status(void)58*4882a593Smuzhiyun static int iop3xx_pci_status(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun unsigned int status;
61*4882a593Smuzhiyun int ret = 0;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * Check the status registers.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun status = *IOP3XX_ATUSR;
67*4882a593Smuzhiyun if (status & 0xf900) {
68*4882a593Smuzhiyun DBG("\t\t\tPCI: P0 - status = 0x%08x\n", status);
69*4882a593Smuzhiyun *IOP3XX_ATUSR = status & 0xf900;
70*4882a593Smuzhiyun ret = 1;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun status = *IOP3XX_ATUISR;
74*4882a593Smuzhiyun if (status & 0x679f) {
75*4882a593Smuzhiyun DBG("\t\t\tPCI: P1 - status = 0x%08x\n", status);
76*4882a593Smuzhiyun *IOP3XX_ATUISR = status & 0x679f;
77*4882a593Smuzhiyun ret = 1;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return ret;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Simply write the address register and read the configuration
85*4882a593Smuzhiyun * data. Note that the 4 nops ensure that we are able to handle
86*4882a593Smuzhiyun * a delayed abort (in theory.)
87*4882a593Smuzhiyun */
iop3xx_read(unsigned long addr)88*4882a593Smuzhiyun static u32 iop3xx_read(unsigned long addr)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun u32 val;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun __asm__ __volatile__(
93*4882a593Smuzhiyun "str %1, [%2]\n\t"
94*4882a593Smuzhiyun "ldr %0, [%3]\n\t"
95*4882a593Smuzhiyun "nop\n\t"
96*4882a593Smuzhiyun "nop\n\t"
97*4882a593Smuzhiyun "nop\n\t"
98*4882a593Smuzhiyun "nop\n\t"
99*4882a593Smuzhiyun : "=r" (val)
100*4882a593Smuzhiyun : "r" (addr), "r" (IOP3XX_OCCAR), "r" (IOP3XX_OCCDR));
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return val;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * The read routines must check the error status of the last configuration
107*4882a593Smuzhiyun * cycle. If there was an error, the routine returns all hex f's.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun static int
iop3xx_read_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * value)110*4882a593Smuzhiyun iop3xx_read_config(struct pci_bus *bus, unsigned int devfn, int where,
111*4882a593Smuzhiyun int size, u32 *value)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun unsigned long addr = iop3xx_cfg_address(bus, devfn, where);
114*4882a593Smuzhiyun u32 val = iop3xx_read(addr) >> ((where & 3) * 8);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (iop3xx_pci_status())
117*4882a593Smuzhiyun val = 0xffffffff;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun *value = val;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static int
iop3xx_write_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 value)125*4882a593Smuzhiyun iop3xx_write_config(struct pci_bus *bus, unsigned int devfn, int where,
126*4882a593Smuzhiyun int size, u32 value)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun unsigned long addr = iop3xx_cfg_address(bus, devfn, where);
129*4882a593Smuzhiyun u32 val;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (size != 4) {
132*4882a593Smuzhiyun val = iop3xx_read(addr);
133*4882a593Smuzhiyun if (iop3xx_pci_status())
134*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun where = (where & 3) * 8;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (size == 1)
139*4882a593Smuzhiyun val &= ~(0xff << where);
140*4882a593Smuzhiyun else
141*4882a593Smuzhiyun val &= ~(0xffff << where);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun *IOP3XX_OCCDR = val | value << where;
144*4882a593Smuzhiyun } else {
145*4882a593Smuzhiyun asm volatile(
146*4882a593Smuzhiyun "str %1, [%2]\n\t"
147*4882a593Smuzhiyun "str %0, [%3]\n\t"
148*4882a593Smuzhiyun "nop\n\t"
149*4882a593Smuzhiyun "nop\n\t"
150*4882a593Smuzhiyun "nop\n\t"
151*4882a593Smuzhiyun "nop\n\t"
152*4882a593Smuzhiyun :
153*4882a593Smuzhiyun : "r" (value), "r" (addr),
154*4882a593Smuzhiyun "r" (IOP3XX_OCCAR), "r" (IOP3XX_OCCDR));
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct pci_ops iop3xx_ops = {
161*4882a593Smuzhiyun .read = iop3xx_read_config,
162*4882a593Smuzhiyun .write = iop3xx_write_config,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * When a PCI device does not exist during config cycles, the 80200 gets a
167*4882a593Smuzhiyun * bus error instead of returning 0xffffffff. This handler simply returns.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun static int
iop3xx_pci_abort(unsigned long addr,unsigned int fsr,struct pt_regs * regs)170*4882a593Smuzhiyun iop3xx_pci_abort(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun DBG("PCI abort: address = 0x%08lx fsr = 0x%03x PC = 0x%08lx LR = 0x%08lx\n",
173*4882a593Smuzhiyun addr, fsr, regs->ARM_pc, regs->ARM_lr);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * If it was an imprecise abort, then we need to correct the
177*4882a593Smuzhiyun * return address to be _after_ the instruction.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun if (fsr & (1 << 10))
180*4882a593Smuzhiyun regs->ARM_pc += 4;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
iop3xx_pci_setup(int nr,struct pci_sys_data * sys)185*4882a593Smuzhiyun int iop3xx_pci_setup(int nr, struct pci_sys_data *sys)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct resource *res;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (nr != 0)
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun res = kzalloc(sizeof(struct resource), GFP_KERNEL);
193*4882a593Smuzhiyun if (!res)
194*4882a593Smuzhiyun panic("PCI: unable to alloc resources");
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun res->start = IOP3XX_PCI_LOWER_MEM_PA;
197*4882a593Smuzhiyun res->end = IOP3XX_PCI_LOWER_MEM_PA + IOP3XX_PCI_MEM_WINDOW_SIZE - 1;
198*4882a593Smuzhiyun res->name = "IOP3XX PCI Memory Space";
199*4882a593Smuzhiyun res->flags = IORESOURCE_MEM;
200*4882a593Smuzhiyun request_resource(&iomem_resource, res);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * Use whatever translation is already setup.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun sys->mem_offset = IOP3XX_PCI_LOWER_MEM_PA - *IOP3XX_OMWTVR0;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun pci_add_resource_offset(&sys->resources, res, sys->mem_offset);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun pci_ioremap_io(0, IOP3XX_PCI_LOWER_IO_PA);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 1;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
iop3xx_atu_setup(void)214*4882a593Smuzhiyun void __init iop3xx_atu_setup(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun /* BAR 0 ( Disabled ) */
217*4882a593Smuzhiyun *IOP3XX_IAUBAR0 = 0x0;
218*4882a593Smuzhiyun *IOP3XX_IABAR0 = 0x0;
219*4882a593Smuzhiyun *IOP3XX_IATVR0 = 0x0;
220*4882a593Smuzhiyun *IOP3XX_IALR0 = 0x0;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* BAR 1 ( Disabled ) */
223*4882a593Smuzhiyun *IOP3XX_IAUBAR1 = 0x0;
224*4882a593Smuzhiyun *IOP3XX_IABAR1 = 0x0;
225*4882a593Smuzhiyun *IOP3XX_IALR1 = 0x0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* BAR 2 (1:1 mapping with Physical RAM) */
228*4882a593Smuzhiyun /* Set limit and enable */
229*4882a593Smuzhiyun *IOP3XX_IALR2 = ~((u32)IOP3XX_MAX_RAM_SIZE - 1) & ~0x1;
230*4882a593Smuzhiyun *IOP3XX_IAUBAR2 = 0x0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Align the inbound bar with the base of memory */
233*4882a593Smuzhiyun *IOP3XX_IABAR2 = PHYS_OFFSET |
234*4882a593Smuzhiyun PCI_BASE_ADDRESS_MEM_TYPE_64 |
235*4882a593Smuzhiyun PCI_BASE_ADDRESS_MEM_PREFETCH;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun *IOP3XX_IATVR2 = PHYS_OFFSET;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Outbound window 0 */
240*4882a593Smuzhiyun *IOP3XX_OMWTVR0 = IOP3XX_PCI_LOWER_MEM_BA;
241*4882a593Smuzhiyun *IOP3XX_OUMWTVR0 = 0;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Outbound window 1 */
244*4882a593Smuzhiyun *IOP3XX_OMWTVR1 = IOP3XX_PCI_LOWER_MEM_BA +
245*4882a593Smuzhiyun IOP3XX_PCI_MEM_WINDOW_SIZE / 2;
246*4882a593Smuzhiyun *IOP3XX_OUMWTVR1 = 0;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* BAR 3 ( Disabled ) */
249*4882a593Smuzhiyun *IOP3XX_IAUBAR3 = 0x0;
250*4882a593Smuzhiyun *IOP3XX_IABAR3 = 0x0;
251*4882a593Smuzhiyun *IOP3XX_IATVR3 = 0x0;
252*4882a593Smuzhiyun *IOP3XX_IALR3 = 0x0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Setup the I/O Bar
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun *IOP3XX_OIOWTVR = IOP3XX_PCI_LOWER_IO_BA;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Enable inbound and outbound cycles
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun *IOP3XX_ATUCMD |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
261*4882a593Smuzhiyun PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
262*4882a593Smuzhiyun *IOP3XX_ATUCR |= IOP3XX_ATUCR_OUT_EN;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
iop3xx_atu_disable(void)265*4882a593Smuzhiyun void __init iop3xx_atu_disable(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun *IOP3XX_ATUCMD = 0;
268*4882a593Smuzhiyun *IOP3XX_ATUCR = 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* wait for cycles to quiesce */
271*4882a593Smuzhiyun while (*IOP3XX_PCSR & (IOP3XX_PCSR_OUT_Q_BUSY |
272*4882a593Smuzhiyun IOP3XX_PCSR_IN_Q_BUSY))
273*4882a593Smuzhiyun cpu_relax();
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* BAR 0 ( Disabled ) */
276*4882a593Smuzhiyun *IOP3XX_IAUBAR0 = 0x0;
277*4882a593Smuzhiyun *IOP3XX_IABAR0 = 0x0;
278*4882a593Smuzhiyun *IOP3XX_IATVR0 = 0x0;
279*4882a593Smuzhiyun *IOP3XX_IALR0 = 0x0;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* BAR 1 ( Disabled ) */
282*4882a593Smuzhiyun *IOP3XX_IAUBAR1 = 0x0;
283*4882a593Smuzhiyun *IOP3XX_IABAR1 = 0x0;
284*4882a593Smuzhiyun *IOP3XX_IALR1 = 0x0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* BAR 2 ( Disabled ) */
287*4882a593Smuzhiyun *IOP3XX_IAUBAR2 = 0x0;
288*4882a593Smuzhiyun *IOP3XX_IABAR2 = 0x0;
289*4882a593Smuzhiyun *IOP3XX_IATVR2 = 0x0;
290*4882a593Smuzhiyun *IOP3XX_IALR2 = 0x0;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* BAR 3 ( Disabled ) */
293*4882a593Smuzhiyun *IOP3XX_IAUBAR3 = 0x0;
294*4882a593Smuzhiyun *IOP3XX_IABAR3 = 0x0;
295*4882a593Smuzhiyun *IOP3XX_IATVR3 = 0x0;
296*4882a593Smuzhiyun *IOP3XX_IALR3 = 0x0;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Clear the outbound windows */
299*4882a593Smuzhiyun *IOP3XX_OIOWTVR = 0;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Outbound window 0 */
302*4882a593Smuzhiyun *IOP3XX_OMWTVR0 = 0;
303*4882a593Smuzhiyun *IOP3XX_OUMWTVR0 = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Outbound window 1 */
306*4882a593Smuzhiyun *IOP3XX_OMWTVR1 = 0;
307*4882a593Smuzhiyun *IOP3XX_OUMWTVR1 = 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Flag to determine whether the ATU is initialized and the PCI bus scanned */
311*4882a593Smuzhiyun int init_atu;
312*4882a593Smuzhiyun
iop3xx_get_init_atu(void)313*4882a593Smuzhiyun int iop3xx_get_init_atu(void) {
314*4882a593Smuzhiyun /* check if default has been overridden */
315*4882a593Smuzhiyun if (init_atu != IOP3XX_INIT_ATU_DEFAULT)
316*4882a593Smuzhiyun return init_atu;
317*4882a593Smuzhiyun else
318*4882a593Smuzhiyun return IOP3XX_INIT_ATU_DISABLE;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
iop3xx_atu_debug(void)321*4882a593Smuzhiyun static void __init iop3xx_atu_debug(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun DBG("PCI: Intel IOP3xx PCI init.\n");
324*4882a593Smuzhiyun DBG("PCI: Outbound memory window 0: PCI 0x%08x%08x\n",
325*4882a593Smuzhiyun *IOP3XX_OUMWTVR0, *IOP3XX_OMWTVR0);
326*4882a593Smuzhiyun DBG("PCI: Outbound memory window 1: PCI 0x%08x%08x\n",
327*4882a593Smuzhiyun *IOP3XX_OUMWTVR1, *IOP3XX_OMWTVR1);
328*4882a593Smuzhiyun DBG("PCI: Outbound IO window: PCI 0x%08x\n",
329*4882a593Smuzhiyun *IOP3XX_OIOWTVR);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun DBG("PCI: Inbound memory window 0: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
332*4882a593Smuzhiyun *IOP3XX_IAUBAR0, *IOP3XX_IABAR0, *IOP3XX_IALR0, *IOP3XX_IATVR0);
333*4882a593Smuzhiyun DBG("PCI: Inbound memory window 1: PCI 0x%08x%08x 0x%08x\n",
334*4882a593Smuzhiyun *IOP3XX_IAUBAR1, *IOP3XX_IABAR1, *IOP3XX_IALR1);
335*4882a593Smuzhiyun DBG("PCI: Inbound memory window 2: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
336*4882a593Smuzhiyun *IOP3XX_IAUBAR2, *IOP3XX_IABAR2, *IOP3XX_IALR2, *IOP3XX_IATVR2);
337*4882a593Smuzhiyun DBG("PCI: Inbound memory window 3: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
338*4882a593Smuzhiyun *IOP3XX_IAUBAR3, *IOP3XX_IABAR3, *IOP3XX_IALR3, *IOP3XX_IATVR3);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun DBG("PCI: Expansion ROM window: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
341*4882a593Smuzhiyun 0, *IOP3XX_ERBAR, *IOP3XX_ERLR, *IOP3XX_ERTVR);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun DBG("ATU: IOP3XX_ATUCMD=0x%04x\n", *IOP3XX_ATUCMD);
344*4882a593Smuzhiyun DBG("ATU: IOP3XX_ATUCR=0x%08x\n", *IOP3XX_ATUCR);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun hook_fault_code(16+6, iop3xx_pci_abort, SIGBUS, 0, "imprecise external abort");
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* for platforms that might be host-bus-adapters */
iop3xx_pci_preinit_cond(void)350*4882a593Smuzhiyun void __init iop3xx_pci_preinit_cond(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun if (iop3xx_get_init_atu() == IOP3XX_INIT_ATU_ENABLE) {
353*4882a593Smuzhiyun iop3xx_atu_disable();
354*4882a593Smuzhiyun iop3xx_atu_setup();
355*4882a593Smuzhiyun iop3xx_atu_debug();
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
iop3xx_pci_preinit(void)359*4882a593Smuzhiyun void __init iop3xx_pci_preinit(void)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun pcibios_min_mem = 0;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun iop3xx_atu_disable();
364*4882a593Smuzhiyun iop3xx_atu_setup();
365*4882a593Smuzhiyun iop3xx_atu_debug();
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* allow init_atu to be user overridden */
iop3xx_init_atu_setup(char * str)369*4882a593Smuzhiyun static int __init iop3xx_init_atu_setup(char *str)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun init_atu = IOP3XX_INIT_ATU_DEFAULT;
372*4882a593Smuzhiyun if (str) {
373*4882a593Smuzhiyun while (*str != '\0') {
374*4882a593Smuzhiyun switch (*str) {
375*4882a593Smuzhiyun case 'y':
376*4882a593Smuzhiyun case 'Y':
377*4882a593Smuzhiyun init_atu = IOP3XX_INIT_ATU_ENABLE;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun case 'n':
380*4882a593Smuzhiyun case 'N':
381*4882a593Smuzhiyun init_atu = IOP3XX_INIT_ATU_DISABLE;
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun case ',':
384*4882a593Smuzhiyun case '=':
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun default:
387*4882a593Smuzhiyun printk(KERN_DEBUG "\"%s\" malformed at "
388*4882a593Smuzhiyun "character: \'%c\'",
389*4882a593Smuzhiyun __func__,
390*4882a593Smuzhiyun *str);
391*4882a593Smuzhiyun *(str + 1) = '\0';
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun str++;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 1;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun __setup("iop3xx_init_atu", iop3xx_init_atu_setup);
401*4882a593Smuzhiyun
402