xref: /OK3568_Linux_fs/kernel/arch/arm/mach-iop32x/iq80321.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm/mach-iop32x/iq80321.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Board support code for the Intel IQ80321 platform.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Rory Bolt <rorybolt@pacbell.net>
8*4882a593Smuzhiyun  * Copyright (C) 2002 Rory Bolt
9*4882a593Smuzhiyun  * Copyright (C) 2004 Intel Corp.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/mm.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/serial_core.h>
18*4882a593Smuzhiyun #include <linux/serial_8250.h>
19*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/gpio/machine.h>
23*4882a593Smuzhiyun #include <asm/irq.h>
24*4882a593Smuzhiyun #include <asm/mach/arch.h>
25*4882a593Smuzhiyun #include <asm/mach/map.h>
26*4882a593Smuzhiyun #include <asm/mach/pci.h>
27*4882a593Smuzhiyun #include <asm/mach/time.h>
28*4882a593Smuzhiyun #include <asm/mach-types.h>
29*4882a593Smuzhiyun #include <asm/page.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "hardware.h"
32*4882a593Smuzhiyun #include "irqs.h"
33*4882a593Smuzhiyun #include "gpio-iop32x.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * IQ80321 timer tick configuration.
37*4882a593Smuzhiyun  */
iq80321_timer_init(void)38*4882a593Smuzhiyun static void __init iq80321_timer_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	/* 33.333 MHz crystal.  */
41*4882a593Smuzhiyun 	iop_init_time(200000000);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * IQ80321 I/O.
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun static struct map_desc iq80321_io_desc[] __initdata = {
49*4882a593Smuzhiyun  	{	/* on-board devices */
50*4882a593Smuzhiyun 		.virtual	= IQ80321_UART,
51*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(IQ80321_UART),
52*4882a593Smuzhiyun 		.length		= 0x00100000,
53*4882a593Smuzhiyun 		.type		= MT_DEVICE,
54*4882a593Smuzhiyun 	},
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
iq80321_map_io(void)57*4882a593Smuzhiyun void __init iq80321_map_io(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	iop3xx_map_io();
60*4882a593Smuzhiyun 	iotable_init(iq80321_io_desc, ARRAY_SIZE(iq80321_io_desc));
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * IQ80321 PCI.
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun static int __init
iq80321_pci_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)68*4882a593Smuzhiyun iq80321_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	int irq;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if ((slot == 2 || slot == 6) && pin == 1) {
73*4882a593Smuzhiyun 		/* PCI-X Slot INTA */
74*4882a593Smuzhiyun 		irq = IRQ_IOP32X_XINT2;
75*4882a593Smuzhiyun 	} else if ((slot == 2 || slot == 6) && pin == 2) {
76*4882a593Smuzhiyun 		/* PCI-X Slot INTA */
77*4882a593Smuzhiyun 		irq = IRQ_IOP32X_XINT3;
78*4882a593Smuzhiyun 	} else if ((slot == 2 || slot == 6) && pin == 3) {
79*4882a593Smuzhiyun 		/* PCI-X Slot INTA */
80*4882a593Smuzhiyun 		irq = IRQ_IOP32X_XINT0;
81*4882a593Smuzhiyun 	} else if ((slot == 2 || slot == 6) && pin == 4) {
82*4882a593Smuzhiyun 		/* PCI-X Slot INTA */
83*4882a593Smuzhiyun 		irq = IRQ_IOP32X_XINT1;
84*4882a593Smuzhiyun 	} else if (slot == 4 || slot == 8) {
85*4882a593Smuzhiyun 		/* Gig-E */
86*4882a593Smuzhiyun 		irq = IRQ_IOP32X_XINT0;
87*4882a593Smuzhiyun 	} else {
88*4882a593Smuzhiyun 		printk(KERN_ERR "iq80321_pci_map_irq() called for unknown "
89*4882a593Smuzhiyun 			"device PCI:%d:%d:%d\n", dev->bus->number,
90*4882a593Smuzhiyun 			PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
91*4882a593Smuzhiyun 		irq = -1;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return irq;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static struct hw_pci iq80321_pci __initdata = {
98*4882a593Smuzhiyun 	.nr_controllers = 1,
99*4882a593Smuzhiyun 	.ops		= &iop3xx_ops,
100*4882a593Smuzhiyun 	.setup		= iop3xx_pci_setup,
101*4882a593Smuzhiyun 	.preinit	= iop3xx_pci_preinit_cond,
102*4882a593Smuzhiyun 	.map_irq	= iq80321_pci_map_irq,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
iq80321_pci_init(void)105*4882a593Smuzhiyun static int __init iq80321_pci_init(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	if ((iop3xx_get_init_atu() == IOP3XX_INIT_ATU_ENABLE) &&
108*4882a593Smuzhiyun 		machine_is_iq80321())
109*4882a593Smuzhiyun 		pci_common_init(&iq80321_pci);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun subsys_initcall(iq80321_pci_init);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * IQ80321 machine initialisation.
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun static struct physmap_flash_data iq80321_flash_data = {
121*4882a593Smuzhiyun 	.width		= 1,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static struct resource iq80321_flash_resource = {
125*4882a593Smuzhiyun 	.start		= 0xf0000000,
126*4882a593Smuzhiyun 	.end		= 0xf07fffff,
127*4882a593Smuzhiyun 	.flags		= IORESOURCE_MEM,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static struct platform_device iq80321_flash_device = {
131*4882a593Smuzhiyun 	.name		= "physmap-flash",
132*4882a593Smuzhiyun 	.id		= 0,
133*4882a593Smuzhiyun 	.dev		= {
134*4882a593Smuzhiyun 		.platform_data	= &iq80321_flash_data,
135*4882a593Smuzhiyun 	},
136*4882a593Smuzhiyun 	.num_resources	= 1,
137*4882a593Smuzhiyun 	.resource	= &iq80321_flash_resource,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct plat_serial8250_port iq80321_serial_port[] = {
141*4882a593Smuzhiyun 	{
142*4882a593Smuzhiyun 		.mapbase	= IQ80321_UART,
143*4882a593Smuzhiyun 		.membase	= (char *)IQ80321_UART,
144*4882a593Smuzhiyun 		.irq		= IRQ_IOP32X_XINT1,
145*4882a593Smuzhiyun 		.flags		= UPF_SKIP_TEST,
146*4882a593Smuzhiyun 		.iotype		= UPIO_MEM,
147*4882a593Smuzhiyun 		.regshift	= 0,
148*4882a593Smuzhiyun 		.uartclk	= 1843200,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun 	{ },
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct resource iq80321_uart_resource = {
154*4882a593Smuzhiyun 	.start		= IQ80321_UART,
155*4882a593Smuzhiyun 	.end		= IQ80321_UART + 7,
156*4882a593Smuzhiyun 	.flags		= IORESOURCE_MEM,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static struct platform_device iq80321_serial_device = {
160*4882a593Smuzhiyun 	.name		= "serial8250",
161*4882a593Smuzhiyun 	.id		= PLAT8250_DEV_PLATFORM,
162*4882a593Smuzhiyun 	.dev		= {
163*4882a593Smuzhiyun 		.platform_data		= iq80321_serial_port,
164*4882a593Smuzhiyun 	},
165*4882a593Smuzhiyun 	.num_resources	= 1,
166*4882a593Smuzhiyun 	.resource	= &iq80321_uart_resource,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
iq80321_init_machine(void)169*4882a593Smuzhiyun static void __init iq80321_init_machine(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	register_iop32x_gpio();
172*4882a593Smuzhiyun 	gpiod_add_lookup_table(&iop3xx_i2c0_gpio_lookup);
173*4882a593Smuzhiyun 	gpiod_add_lookup_table(&iop3xx_i2c1_gpio_lookup);
174*4882a593Smuzhiyun 	platform_device_register(&iop3xx_i2c0_device);
175*4882a593Smuzhiyun 	platform_device_register(&iop3xx_i2c1_device);
176*4882a593Smuzhiyun 	platform_device_register(&iq80321_flash_device);
177*4882a593Smuzhiyun 	platform_device_register(&iq80321_serial_device);
178*4882a593Smuzhiyun 	platform_device_register(&iop3xx_dma_0_channel);
179*4882a593Smuzhiyun 	platform_device_register(&iop3xx_dma_1_channel);
180*4882a593Smuzhiyun 	platform_device_register(&iop3xx_aau_channel);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun MACHINE_START(IQ80321, "Intel IQ80321")
184*4882a593Smuzhiyun 	/* Maintainer: Intel Corp. */
185*4882a593Smuzhiyun 	.atag_offset	= 0x100,
186*4882a593Smuzhiyun 	.map_io		= iq80321_map_io,
187*4882a593Smuzhiyun 	.init_irq	= iop32x_init_irq,
188*4882a593Smuzhiyun 	.init_time	= iq80321_timer_init,
189*4882a593Smuzhiyun 	.init_machine	= iq80321_init_machine,
190*4882a593Smuzhiyun 	.restart	= iop3xx_restart,
191*4882a593Smuzhiyun MACHINE_END
192