xref: /OK3568_Linux_fs/kernel/arch/arm/mach-iop32x/iop3xx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel IOP32X and IOP33X register definitions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Rory Bolt <rorybolt@pacbell.net>
6*4882a593Smuzhiyun  * Copyright (C) 2002 Rory Bolt
7*4882a593Smuzhiyun  * Copyright (C) 2004 Intel Corp.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __IOP3XX_H
11*4882a593Smuzhiyun #define __IOP3XX_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Peripherals that are shared between the iop32x and iop33x but
15*4882a593Smuzhiyun  * located at different addresses.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #define IOP3XX_TIMER_REG(reg)	(IOP3XX_PERIPHERAL_VIRT_BASE + 0x07e0 + (reg))
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "iop3xx.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* ATU Parameters
22*4882a593Smuzhiyun  * set up a 1:1 bus to physical ram relationship
23*4882a593Smuzhiyun  * w/ physical ram on top of pci in the memory map
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #define IOP32X_MAX_RAM_SIZE            0x40000000UL
26*4882a593Smuzhiyun #define IOP3XX_MAX_RAM_SIZE            IOP32X_MAX_RAM_SIZE
27*4882a593Smuzhiyun #define IOP3XX_PCI_LOWER_MEM_BA        0x80000000
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * IOP3XX GPIO handling
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define IOP3XX_GPIO_LINE(x)	(x)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifndef __ASSEMBLY__
35*4882a593Smuzhiyun extern int init_atu;
36*4882a593Smuzhiyun extern int iop3xx_get_init_atu(void);
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * IOP3XX processor registers
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define IOP3XX_PERIPHERAL_PHYS_BASE	0xffffe000
44*4882a593Smuzhiyun #define IOP3XX_PERIPHERAL_VIRT_BASE	0xfedfe000
45*4882a593Smuzhiyun #define IOP3XX_PERIPHERAL_SIZE		0x00002000
46*4882a593Smuzhiyun #define IOP3XX_PERIPHERAL_UPPER_PA (IOP3XX_PERIPHERAL_PHYS_BASE +\
47*4882a593Smuzhiyun 					IOP3XX_PERIPHERAL_SIZE - 1)
48*4882a593Smuzhiyun #define IOP3XX_PERIPHERAL_UPPER_VA (IOP3XX_PERIPHERAL_VIRT_BASE +\
49*4882a593Smuzhiyun 					IOP3XX_PERIPHERAL_SIZE - 1)
50*4882a593Smuzhiyun #define IOP3XX_PMMR_PHYS_TO_VIRT(addr) (u32) ((u32) (addr) -\
51*4882a593Smuzhiyun 					(IOP3XX_PERIPHERAL_PHYS_BASE\
52*4882a593Smuzhiyun 					- IOP3XX_PERIPHERAL_VIRT_BASE))
53*4882a593Smuzhiyun #define IOP3XX_REG_ADDR(reg)		(IOP3XX_PERIPHERAL_VIRT_BASE + (reg))
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Address Translation Unit  */
56*4882a593Smuzhiyun #define IOP3XX_ATUVID		(volatile u16 *)IOP3XX_REG_ADDR(0x0100)
57*4882a593Smuzhiyun #define IOP3XX_ATUDID		(volatile u16 *)IOP3XX_REG_ADDR(0x0102)
58*4882a593Smuzhiyun #define IOP3XX_ATUCMD		(volatile u16 *)IOP3XX_REG_ADDR(0x0104)
59*4882a593Smuzhiyun #define IOP3XX_ATUSR		(volatile u16 *)IOP3XX_REG_ADDR(0x0106)
60*4882a593Smuzhiyun #define IOP3XX_ATURID		(volatile u8  *)IOP3XX_REG_ADDR(0x0108)
61*4882a593Smuzhiyun #define IOP3XX_ATUCCR		(volatile u32 *)IOP3XX_REG_ADDR(0x0109)
62*4882a593Smuzhiyun #define IOP3XX_ATUCLSR		(volatile u8  *)IOP3XX_REG_ADDR(0x010c)
63*4882a593Smuzhiyun #define IOP3XX_ATULT		(volatile u8  *)IOP3XX_REG_ADDR(0x010d)
64*4882a593Smuzhiyun #define IOP3XX_ATUHTR		(volatile u8  *)IOP3XX_REG_ADDR(0x010e)
65*4882a593Smuzhiyun #define IOP3XX_ATUBIST		(volatile u8  *)IOP3XX_REG_ADDR(0x010f)
66*4882a593Smuzhiyun #define IOP3XX_IABAR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0110)
67*4882a593Smuzhiyun #define IOP3XX_IAUBAR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0114)
68*4882a593Smuzhiyun #define IOP3XX_IABAR1		(volatile u32 *)IOP3XX_REG_ADDR(0x0118)
69*4882a593Smuzhiyun #define IOP3XX_IAUBAR1		(volatile u32 *)IOP3XX_REG_ADDR(0x011c)
70*4882a593Smuzhiyun #define IOP3XX_IABAR2		(volatile u32 *)IOP3XX_REG_ADDR(0x0120)
71*4882a593Smuzhiyun #define IOP3XX_IAUBAR2		(volatile u32 *)IOP3XX_REG_ADDR(0x0124)
72*4882a593Smuzhiyun #define IOP3XX_ASVIR		(volatile u16 *)IOP3XX_REG_ADDR(0x012c)
73*4882a593Smuzhiyun #define IOP3XX_ASIR		(volatile u16 *)IOP3XX_REG_ADDR(0x012e)
74*4882a593Smuzhiyun #define IOP3XX_ERBAR		(volatile u32 *)IOP3XX_REG_ADDR(0x0130)
75*4882a593Smuzhiyun #define IOP3XX_ATUILR		(volatile u8  *)IOP3XX_REG_ADDR(0x013c)
76*4882a593Smuzhiyun #define IOP3XX_ATUIPR		(volatile u8  *)IOP3XX_REG_ADDR(0x013d)
77*4882a593Smuzhiyun #define IOP3XX_ATUMGNT		(volatile u8  *)IOP3XX_REG_ADDR(0x013e)
78*4882a593Smuzhiyun #define IOP3XX_ATUMLAT		(volatile u8  *)IOP3XX_REG_ADDR(0x013f)
79*4882a593Smuzhiyun #define IOP3XX_IALR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0140)
80*4882a593Smuzhiyun #define IOP3XX_IATVR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0144)
81*4882a593Smuzhiyun #define IOP3XX_ERLR		(volatile u32 *)IOP3XX_REG_ADDR(0x0148)
82*4882a593Smuzhiyun #define IOP3XX_ERTVR		(volatile u32 *)IOP3XX_REG_ADDR(0x014c)
83*4882a593Smuzhiyun #define IOP3XX_IALR1		(volatile u32 *)IOP3XX_REG_ADDR(0x0150)
84*4882a593Smuzhiyun #define IOP3XX_IALR2		(volatile u32 *)IOP3XX_REG_ADDR(0x0154)
85*4882a593Smuzhiyun #define IOP3XX_IATVR2		(volatile u32 *)IOP3XX_REG_ADDR(0x0158)
86*4882a593Smuzhiyun #define IOP3XX_OIOWTVR		(volatile u32 *)IOP3XX_REG_ADDR(0x015c)
87*4882a593Smuzhiyun #define IOP3XX_OMWTVR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0160)
88*4882a593Smuzhiyun #define IOP3XX_OUMWTVR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0164)
89*4882a593Smuzhiyun #define IOP3XX_OMWTVR1		(volatile u32 *)IOP3XX_REG_ADDR(0x0168)
90*4882a593Smuzhiyun #define IOP3XX_OUMWTVR1		(volatile u32 *)IOP3XX_REG_ADDR(0x016c)
91*4882a593Smuzhiyun #define IOP3XX_OUDWTVR		(volatile u32 *)IOP3XX_REG_ADDR(0x0178)
92*4882a593Smuzhiyun #define IOP3XX_ATUCR		(volatile u32 *)IOP3XX_REG_ADDR(0x0180)
93*4882a593Smuzhiyun #define IOP3XX_PCSR		(volatile u32 *)IOP3XX_REG_ADDR(0x0184)
94*4882a593Smuzhiyun #define IOP3XX_ATUISR		(volatile u32 *)IOP3XX_REG_ADDR(0x0188)
95*4882a593Smuzhiyun #define IOP3XX_ATUIMR		(volatile u32 *)IOP3XX_REG_ADDR(0x018c)
96*4882a593Smuzhiyun #define IOP3XX_IABAR3		(volatile u32 *)IOP3XX_REG_ADDR(0x0190)
97*4882a593Smuzhiyun #define IOP3XX_IAUBAR3		(volatile u32 *)IOP3XX_REG_ADDR(0x0194)
98*4882a593Smuzhiyun #define IOP3XX_IALR3		(volatile u32 *)IOP3XX_REG_ADDR(0x0198)
99*4882a593Smuzhiyun #define IOP3XX_IATVR3		(volatile u32 *)IOP3XX_REG_ADDR(0x019c)
100*4882a593Smuzhiyun #define IOP3XX_OCCAR		(volatile u32 *)IOP3XX_REG_ADDR(0x01a4)
101*4882a593Smuzhiyun #define IOP3XX_OCCDR		(volatile u32 *)IOP3XX_REG_ADDR(0x01ac)
102*4882a593Smuzhiyun #define IOP3XX_PDSCR		(volatile u32 *)IOP3XX_REG_ADDR(0x01bc)
103*4882a593Smuzhiyun #define IOP3XX_PMCAPID		(volatile u8  *)IOP3XX_REG_ADDR(0x01c0)
104*4882a593Smuzhiyun #define IOP3XX_PMNEXT		(volatile u8  *)IOP3XX_REG_ADDR(0x01c1)
105*4882a593Smuzhiyun #define IOP3XX_APMCR		(volatile u16 *)IOP3XX_REG_ADDR(0x01c2)
106*4882a593Smuzhiyun #define IOP3XX_APMCSR		(volatile u16 *)IOP3XX_REG_ADDR(0x01c4)
107*4882a593Smuzhiyun #define IOP3XX_PCIXCAPID	(volatile u8  *)IOP3XX_REG_ADDR(0x01e0)
108*4882a593Smuzhiyun #define IOP3XX_PCIXNEXT		(volatile u8  *)IOP3XX_REG_ADDR(0x01e1)
109*4882a593Smuzhiyun #define IOP3XX_PCIXCMD		(volatile u16 *)IOP3XX_REG_ADDR(0x01e2)
110*4882a593Smuzhiyun #define IOP3XX_PCIXSR		(volatile u32 *)IOP3XX_REG_ADDR(0x01e4)
111*4882a593Smuzhiyun #define IOP3XX_PCIIRSR		(volatile u32 *)IOP3XX_REG_ADDR(0x01ec)
112*4882a593Smuzhiyun #define IOP3XX_PCSR_OUT_Q_BUSY (1 << 15)
113*4882a593Smuzhiyun #define IOP3XX_PCSR_IN_Q_BUSY	(1 << 14)
114*4882a593Smuzhiyun #define IOP3XX_ATUCR_OUT_EN	(1 << 1)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define IOP3XX_INIT_ATU_DEFAULT 0
117*4882a593Smuzhiyun #define IOP3XX_INIT_ATU_DISABLE -1
118*4882a593Smuzhiyun #define IOP3XX_INIT_ATU_ENABLE	 1
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* Messaging Unit  */
121*4882a593Smuzhiyun #define IOP3XX_IMR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0310)
122*4882a593Smuzhiyun #define IOP3XX_IMR1		(volatile u32 *)IOP3XX_REG_ADDR(0x0314)
123*4882a593Smuzhiyun #define IOP3XX_OMR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0318)
124*4882a593Smuzhiyun #define IOP3XX_OMR1		(volatile u32 *)IOP3XX_REG_ADDR(0x031c)
125*4882a593Smuzhiyun #define IOP3XX_IDR		(volatile u32 *)IOP3XX_REG_ADDR(0x0320)
126*4882a593Smuzhiyun #define IOP3XX_IISR		(volatile u32 *)IOP3XX_REG_ADDR(0x0324)
127*4882a593Smuzhiyun #define IOP3XX_IIMR		(volatile u32 *)IOP3XX_REG_ADDR(0x0328)
128*4882a593Smuzhiyun #define IOP3XX_ODR		(volatile u32 *)IOP3XX_REG_ADDR(0x032c)
129*4882a593Smuzhiyun #define IOP3XX_OISR		(volatile u32 *)IOP3XX_REG_ADDR(0x0330)
130*4882a593Smuzhiyun #define IOP3XX_OIMR		(volatile u32 *)IOP3XX_REG_ADDR(0x0334)
131*4882a593Smuzhiyun #define IOP3XX_MUCR		(volatile u32 *)IOP3XX_REG_ADDR(0x0350)
132*4882a593Smuzhiyun #define IOP3XX_QBAR		(volatile u32 *)IOP3XX_REG_ADDR(0x0354)
133*4882a593Smuzhiyun #define IOP3XX_IFHPR		(volatile u32 *)IOP3XX_REG_ADDR(0x0360)
134*4882a593Smuzhiyun #define IOP3XX_IFTPR		(volatile u32 *)IOP3XX_REG_ADDR(0x0364)
135*4882a593Smuzhiyun #define IOP3XX_IPHPR		(volatile u32 *)IOP3XX_REG_ADDR(0x0368)
136*4882a593Smuzhiyun #define IOP3XX_IPTPR		(volatile u32 *)IOP3XX_REG_ADDR(0x036c)
137*4882a593Smuzhiyun #define IOP3XX_OFHPR		(volatile u32 *)IOP3XX_REG_ADDR(0x0370)
138*4882a593Smuzhiyun #define IOP3XX_OFTPR		(volatile u32 *)IOP3XX_REG_ADDR(0x0374)
139*4882a593Smuzhiyun #define IOP3XX_OPHPR		(volatile u32 *)IOP3XX_REG_ADDR(0x0378)
140*4882a593Smuzhiyun #define IOP3XX_OPTPR		(volatile u32 *)IOP3XX_REG_ADDR(0x037c)
141*4882a593Smuzhiyun #define IOP3XX_IAR		(volatile u32 *)IOP3XX_REG_ADDR(0x0380)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* DMA Controller  */
144*4882a593Smuzhiyun #define IOP3XX_DMA_PHYS_BASE(chan) (IOP3XX_PERIPHERAL_PHYS_BASE + \
145*4882a593Smuzhiyun 					(0x400 + (chan << 6)))
146*4882a593Smuzhiyun #define IOP3XX_DMA_UPPER_PA(chan)  (IOP3XX_DMA_PHYS_BASE(chan) + 0x27)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Peripheral bus interface  */
149*4882a593Smuzhiyun #define IOP3XX_PBCR		(volatile u32 *)IOP3XX_REG_ADDR(0x0680)
150*4882a593Smuzhiyun #define IOP3XX_PBISR		(volatile u32 *)IOP3XX_REG_ADDR(0x0684)
151*4882a593Smuzhiyun #define IOP3XX_PBBAR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0688)
152*4882a593Smuzhiyun #define IOP3XX_PBLR0		(volatile u32 *)IOP3XX_REG_ADDR(0x068c)
153*4882a593Smuzhiyun #define IOP3XX_PBBAR1		(volatile u32 *)IOP3XX_REG_ADDR(0x0690)
154*4882a593Smuzhiyun #define IOP3XX_PBLR1		(volatile u32 *)IOP3XX_REG_ADDR(0x0694)
155*4882a593Smuzhiyun #define IOP3XX_PBBAR2		(volatile u32 *)IOP3XX_REG_ADDR(0x0698)
156*4882a593Smuzhiyun #define IOP3XX_PBLR2		(volatile u32 *)IOP3XX_REG_ADDR(0x069c)
157*4882a593Smuzhiyun #define IOP3XX_PBBAR3		(volatile u32 *)IOP3XX_REG_ADDR(0x06a0)
158*4882a593Smuzhiyun #define IOP3XX_PBLR3		(volatile u32 *)IOP3XX_REG_ADDR(0x06a4)
159*4882a593Smuzhiyun #define IOP3XX_PBBAR4		(volatile u32 *)IOP3XX_REG_ADDR(0x06a8)
160*4882a593Smuzhiyun #define IOP3XX_PBLR4		(volatile u32 *)IOP3XX_REG_ADDR(0x06ac)
161*4882a593Smuzhiyun #define IOP3XX_PBBAR5		(volatile u32 *)IOP3XX_REG_ADDR(0x06b0)
162*4882a593Smuzhiyun #define IOP3XX_PBLR5		(volatile u32 *)IOP3XX_REG_ADDR(0x06b4)
163*4882a593Smuzhiyun #define IOP3XX_PMBR0		(volatile u32 *)IOP3XX_REG_ADDR(0x06c0)
164*4882a593Smuzhiyun #define IOP3XX_PMBR1		(volatile u32 *)IOP3XX_REG_ADDR(0x06e0)
165*4882a593Smuzhiyun #define IOP3XX_PMBR2		(volatile u32 *)IOP3XX_REG_ADDR(0x06e4)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Peripheral performance monitoring unit  */
168*4882a593Smuzhiyun #define IOP3XX_GTMR		(volatile u32 *)IOP3XX_REG_ADDR(0x0700)
169*4882a593Smuzhiyun #define IOP3XX_ESR		(volatile u32 *)IOP3XX_REG_ADDR(0x0704)
170*4882a593Smuzhiyun #define IOP3XX_EMISR		(volatile u32 *)IOP3XX_REG_ADDR(0x0708)
171*4882a593Smuzhiyun #define IOP3XX_GTSR		(volatile u32 *)IOP3XX_REG_ADDR(0x0710)
172*4882a593Smuzhiyun /* PERCR0 DOESN'T EXIST - index from 1! */
173*4882a593Smuzhiyun #define IOP3XX_PERCR0		(volatile u32 *)IOP3XX_REG_ADDR(0x0710)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* Timers  */
176*4882a593Smuzhiyun #define IOP3XX_TU_TMR0		(volatile u32 *)IOP3XX_TIMER_REG(0x0000)
177*4882a593Smuzhiyun #define IOP3XX_TU_TMR1		(volatile u32 *)IOP3XX_TIMER_REG(0x0004)
178*4882a593Smuzhiyun #define IOP3XX_TU_TCR0		(volatile u32 *)IOP3XX_TIMER_REG(0x0008)
179*4882a593Smuzhiyun #define IOP3XX_TU_TCR1		(volatile u32 *)IOP3XX_TIMER_REG(0x000c)
180*4882a593Smuzhiyun #define IOP3XX_TU_TRR0		(volatile u32 *)IOP3XX_TIMER_REG(0x0010)
181*4882a593Smuzhiyun #define IOP3XX_TU_TRR1		(volatile u32 *)IOP3XX_TIMER_REG(0x0014)
182*4882a593Smuzhiyun #define IOP3XX_TU_TISR		(volatile u32 *)IOP3XX_TIMER_REG(0x0018)
183*4882a593Smuzhiyun #define IOP3XX_TU_WDTCR		(volatile u32 *)IOP3XX_TIMER_REG(0x001c)
184*4882a593Smuzhiyun #define IOP_TMR_EN	    0x02
185*4882a593Smuzhiyun #define IOP_TMR_RELOAD	    0x04
186*4882a593Smuzhiyun #define IOP_TMR_PRIVILEGED 0x08
187*4882a593Smuzhiyun #define IOP_TMR_RATIO_1_1  0x00
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* Watchdog timer definitions */
190*4882a593Smuzhiyun #define IOP_WDTCR_EN_ARM        0x1e1e1e1e
191*4882a593Smuzhiyun #define IOP_WDTCR_EN            0xe1e1e1e1
192*4882a593Smuzhiyun /* iop3xx does not support stopping the watchdog, so we just re-arm */
193*4882a593Smuzhiyun #define IOP_WDTCR_DIS_ARM	(IOP_WDTCR_EN_ARM)
194*4882a593Smuzhiyun #define IOP_WDTCR_DIS		(IOP_WDTCR_EN)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* Application accelerator unit  */
197*4882a593Smuzhiyun #define IOP3XX_AAU_PHYS_BASE (IOP3XX_PERIPHERAL_PHYS_BASE + 0x800)
198*4882a593Smuzhiyun #define IOP3XX_AAU_UPPER_PA (IOP3XX_AAU_PHYS_BASE + 0xa7)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* I2C bus interface unit  */
201*4882a593Smuzhiyun #define IOP3XX_ICR0		(volatile u32 *)IOP3XX_REG_ADDR(0x1680)
202*4882a593Smuzhiyun #define IOP3XX_ISR0		(volatile u32 *)IOP3XX_REG_ADDR(0x1684)
203*4882a593Smuzhiyun #define IOP3XX_ISAR0		(volatile u32 *)IOP3XX_REG_ADDR(0x1688)
204*4882a593Smuzhiyun #define IOP3XX_IDBR0		(volatile u32 *)IOP3XX_REG_ADDR(0x168c)
205*4882a593Smuzhiyun #define IOP3XX_IBMR0		(volatile u32 *)IOP3XX_REG_ADDR(0x1694)
206*4882a593Smuzhiyun #define IOP3XX_ICR1		(volatile u32 *)IOP3XX_REG_ADDR(0x16a0)
207*4882a593Smuzhiyun #define IOP3XX_ISR1		(volatile u32 *)IOP3XX_REG_ADDR(0x16a4)
208*4882a593Smuzhiyun #define IOP3XX_ISAR1		(volatile u32 *)IOP3XX_REG_ADDR(0x16a8)
209*4882a593Smuzhiyun #define IOP3XX_IDBR1		(volatile u32 *)IOP3XX_REG_ADDR(0x16ac)
210*4882a593Smuzhiyun #define IOP3XX_IBMR1		(volatile u32 *)IOP3XX_REG_ADDR(0x16b4)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * IOP3XX I/O and Mem space regions for PCI autoconfiguration
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun #define IOP3XX_PCI_LOWER_MEM_PA	0x80000000
217*4882a593Smuzhiyun #define IOP3XX_PCI_MEM_WINDOW_SIZE	0x08000000
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define IOP3XX_PCI_LOWER_IO_PA		0x90000000
220*4882a593Smuzhiyun #define IOP3XX_PCI_LOWER_IO_BA		0x00000000
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #ifndef __ASSEMBLY__
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #include <linux/types.h>
225*4882a593Smuzhiyun #include <linux/reboot.h>
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun void iop3xx_map_io(void);
228*4882a593Smuzhiyun void iop_init_cp6_handler(void);
229*4882a593Smuzhiyun void iop_init_time(unsigned long tickrate);
230*4882a593Smuzhiyun void iop3xx_restart(enum reboot_mode, const char *);
231*4882a593Smuzhiyun 
read_tmr0(void)232*4882a593Smuzhiyun static inline u32 read_tmr0(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	u32 val;
235*4882a593Smuzhiyun 	asm volatile("mrc p6, 0, %0, c0, c1, 0" : "=r" (val));
236*4882a593Smuzhiyun 	return val;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
write_tmr0(u32 val)239*4882a593Smuzhiyun static inline void write_tmr0(u32 val)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c0, c1, 0" : : "r" (val));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
write_tmr1(u32 val)244*4882a593Smuzhiyun static inline void write_tmr1(u32 val)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c1, c1, 0" : : "r" (val));
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
read_tcr0(void)249*4882a593Smuzhiyun static inline u32 read_tcr0(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u32 val;
252*4882a593Smuzhiyun 	asm volatile("mrc p6, 0, %0, c2, c1, 0" : "=r" (val));
253*4882a593Smuzhiyun 	return val;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
write_tcr0(u32 val)256*4882a593Smuzhiyun static inline void write_tcr0(u32 val)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c2, c1, 0" : : "r" (val));
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
read_tcr1(void)261*4882a593Smuzhiyun static inline u32 read_tcr1(void)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	u32 val;
264*4882a593Smuzhiyun 	asm volatile("mrc p6, 0, %0, c3, c1, 0" : "=r" (val));
265*4882a593Smuzhiyun 	return val;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
write_tcr1(u32 val)268*4882a593Smuzhiyun static inline void write_tcr1(u32 val)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c3, c1, 0" : : "r" (val));
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
write_trr0(u32 val)273*4882a593Smuzhiyun static inline void write_trr0(u32 val)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c4, c1, 0" : : "r" (val));
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
write_trr1(u32 val)278*4882a593Smuzhiyun static inline void write_trr1(u32 val)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c5, c1, 0" : : "r" (val));
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
write_tisr(u32 val)283*4882a593Smuzhiyun static inline void write_tisr(u32 val)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c6, c1, 0" : : "r" (val));
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
read_wdtcr(void)288*4882a593Smuzhiyun static inline u32 read_wdtcr(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u32 val;
291*4882a593Smuzhiyun 	asm volatile("mrc p6, 0, %0, c7, c1, 0":"=r" (val));
292*4882a593Smuzhiyun 	return val;
293*4882a593Smuzhiyun }
write_wdtcr(u32 val)294*4882a593Smuzhiyun static inline void write_wdtcr(u32 val)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	asm volatile("mcr p6, 0, %0, c7, c1, 0"::"r" (val));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun extern unsigned long get_iop_tick_rate(void);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* only iop13xx has these registers, we define these to present a
302*4882a593Smuzhiyun  * common register interface for the iop_wdt driver.
303*4882a593Smuzhiyun  */
304*4882a593Smuzhiyun #define IOP_RCSR_WDT	(0)
read_rcsr(void)305*4882a593Smuzhiyun static inline u32 read_rcsr(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
write_wdtsr(u32 val)309*4882a593Smuzhiyun static inline void write_wdtsr(u32 val)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	do { } while (0);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun extern struct platform_device iop3xx_dma_0_channel;
315*4882a593Smuzhiyun extern struct platform_device iop3xx_dma_1_channel;
316*4882a593Smuzhiyun extern struct platform_device iop3xx_aau_channel;
317*4882a593Smuzhiyun extern struct platform_device iop3xx_i2c0_device;
318*4882a593Smuzhiyun extern struct platform_device iop3xx_i2c1_device;
319*4882a593Smuzhiyun extern struct gpiod_lookup_table iop3xx_i2c0_gpio_lookup;
320*4882a593Smuzhiyun extern struct gpiod_lookup_table iop3xx_i2c1_gpio_lookup;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #endif
326