xref: /OK3568_Linux_fs/kernel/arch/arm/mach-integrator/hardware.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  This file contains the hardware definitions of the Integrator.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 1998-1999 ARM Limited.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef INTEGRATOR_HARDWARE_H
8*4882a593Smuzhiyun #define INTEGRATOR_HARDWARE_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * Where in virtual memory the IO devices (timers, system controllers
12*4882a593Smuzhiyun  * and so on)
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #define IO_BASE			0xF0000000                 // VA of IO
15*4882a593Smuzhiyun #define IO_SIZE			0x0B000000                 // How much?
16*4882a593Smuzhiyun #define IO_START		INTEGRATOR_HDR_BASE        // PA of IO
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* macro to get at IO space when running virtually */
19*4882a593Smuzhiyun #ifdef CONFIG_MMU
20*4882a593Smuzhiyun #define IO_ADDRESS(x)	(((x) & 0x000fffff) | (((x) >> 4) & 0x0ff00000) | IO_BASE)
21*4882a593Smuzhiyun #else
22*4882a593Smuzhiyun #define IO_ADDRESS(x)	(x)
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define __io_address(n)		((void __iomem *)IO_ADDRESS(n))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  *  Integrator memory map
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #define INTEGRATOR_BOOT_ROM_LO          0x00000000
31*4882a593Smuzhiyun #define INTEGRATOR_BOOT_ROM_HI          0x20000000
32*4882a593Smuzhiyun #define INTEGRATOR_BOOT_ROM_BASE        INTEGRATOR_BOOT_ROM_HI	 /*  Normal position */
33*4882a593Smuzhiyun #define INTEGRATOR_BOOT_ROM_SIZE        SZ_512K
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * New Core Modules have different amounts of SSRAM, the amount of SSRAM
37*4882a593Smuzhiyun  * fitted can be found in HDR_STAT.
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  * The symbol INTEGRATOR_SSRAM_SIZE is kept, however this now refers to
40*4882a593Smuzhiyun  * the minimum amount of SSRAM fitted on any core module.
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * New Core Modules also alias the SSRAM.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define INTEGRATOR_SSRAM_BASE           0x00000000
46*4882a593Smuzhiyun #define INTEGRATOR_SSRAM_ALIAS_BASE     0x10800000
47*4882a593Smuzhiyun #define INTEGRATOR_SSRAM_SIZE           SZ_256K
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define INTEGRATOR_FLASH_BASE           0x24000000
50*4882a593Smuzhiyun #define INTEGRATOR_FLASH_SIZE           SZ_32M
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define INTEGRATOR_MBRD_SSRAM_BASE      0x28000000
53*4882a593Smuzhiyun #define INTEGRATOR_MBRD_SSRAM_SIZE      SZ_512K
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  *  SDRAM is a SIMM therefore the size is not known.
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun #define INTEGRATOR_SDRAM_BASE           0x00040000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define INTEGRATOR_SDRAM_ALIAS_BASE     0x80000000
61*4882a593Smuzhiyun #define INTEGRATOR_HDR0_SDRAM_BASE      0x80000000
62*4882a593Smuzhiyun #define INTEGRATOR_HDR1_SDRAM_BASE      0x90000000
63*4882a593Smuzhiyun #define INTEGRATOR_HDR2_SDRAM_BASE      0xA0000000
64*4882a593Smuzhiyun #define INTEGRATOR_HDR3_SDRAM_BASE      0xB0000000
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  *  Logic expansion modules
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun #define INTEGRATOR_LOGIC_MODULES_BASE   0xC0000000
71*4882a593Smuzhiyun #define INTEGRATOR_LOGIC_MODULE0_BASE   0xC0000000
72*4882a593Smuzhiyun #define INTEGRATOR_LOGIC_MODULE1_BASE   0xD0000000
73*4882a593Smuzhiyun #define INTEGRATOR_LOGIC_MODULE2_BASE   0xE0000000
74*4882a593Smuzhiyun #define INTEGRATOR_LOGIC_MODULE3_BASE   0xF0000000
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * Integrator header card registers
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define INTEGRATOR_HDR_ID_OFFSET        0x00
80*4882a593Smuzhiyun #define INTEGRATOR_HDR_PROC_OFFSET      0x04
81*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_OFFSET       0x08
82*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_OFFSET      0x0C
83*4882a593Smuzhiyun #define INTEGRATOR_HDR_STAT_OFFSET      0x10
84*4882a593Smuzhiyun #define INTEGRATOR_HDR_LOCK_OFFSET      0x14
85*4882a593Smuzhiyun #define INTEGRATOR_HDR_SDRAM_OFFSET     0x20
86*4882a593Smuzhiyun #define INTEGRATOR_HDR_INIT_OFFSET      0x24	 /*  CM9x6 */
87*4882a593Smuzhiyun #define INTEGRATOR_HDR_IC_OFFSET        0x40
88*4882a593Smuzhiyun #define INTEGRATOR_HDR_SPDBASE_OFFSET   0x100
89*4882a593Smuzhiyun #define INTEGRATOR_HDR_SPDTOP_OFFSET    0x200
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define INTEGRATOR_HDR_BASE             0x10000000
92*4882a593Smuzhiyun #define INTEGRATOR_HDR_ID               (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_ID_OFFSET)
93*4882a593Smuzhiyun #define INTEGRATOR_HDR_PROC             (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_PROC_OFFSET)
94*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC              (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_OSC_OFFSET)
95*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL             (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_CTRL_OFFSET)
96*4882a593Smuzhiyun #define INTEGRATOR_HDR_STAT             (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_STAT_OFFSET)
97*4882a593Smuzhiyun #define INTEGRATOR_HDR_LOCK             (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_LOCK_OFFSET)
98*4882a593Smuzhiyun #define INTEGRATOR_HDR_SDRAM            (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SDRAM_OFFSET)
99*4882a593Smuzhiyun #define INTEGRATOR_HDR_INIT             (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_INIT_OFFSET)
100*4882a593Smuzhiyun #define INTEGRATOR_HDR_IC               (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_IC_OFFSET)
101*4882a593Smuzhiyun #define INTEGRATOR_HDR_SPDBASE          (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDBASE_OFFSET)
102*4882a593Smuzhiyun #define INTEGRATOR_HDR_SPDTOP           (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDTOP_OFFSET)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_LED         0x01
105*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_MBRD_DETECH 0x02
106*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_REMAP       0x04
107*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_RESET       0x08
108*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_HIGHVECTORS 0x10
109*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_BIG_ENDIAN  0x20
110*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_FASTBUS     0x40
111*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_SYNC        0x80
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_10MHz   0x102
114*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_15MHz   0x107
115*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_20MHz   0x10C
116*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_25MHz   0x111
117*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_30MHz   0x116
118*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_35MHz   0x11B
119*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_40MHz   0x120
120*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_45MHz   0x125
121*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_50MHz   0x12A
122*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_55MHz   0x12F
123*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_60MHz   0x134
124*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_65MHz   0x139
125*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_70MHz   0x13E
126*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_75MHz   0x143
127*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_80MHz   0x148
128*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_85MHz   0x14D
129*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_90MHz   0x152
130*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_95MHz   0x157
131*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_100MHz  0x15C
132*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_105MHz  0x161
133*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_110MHz  0x166
134*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_115MHz  0x16B
135*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_120MHz  0x170
136*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_125MHz  0x175
137*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_130MHz  0x17A
138*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_135MHz  0x17F
139*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_140MHz  0x184
140*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_145MHz  0x189
141*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_150MHz  0x18E
142*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_155MHz  0x193
143*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_160MHz  0x198
144*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_CORE_MASK    0x7FF
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_10MHz    0x10C000
147*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_15MHz    0x116000
148*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_20MHz    0x120000
149*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_25MHz    0x12A000
150*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_30MHz    0x134000
151*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_33MHz    0x13A000
152*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_40MHz    0x148000
153*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_50MHz    0x15C000
154*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_60MHz    0x170000
155*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_66MHz    0x17C000
156*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_MEM_MASK     0x7FF000
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_BUS_MODE_CM7x0  0x0
159*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x0  0x0800000
160*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x6  0x1000000
161*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_BUS_MODE_CM10x00  0x1800000
162*4882a593Smuzhiyun #define INTEGRATOR_HDR_OSC_BUS_MODE_MASK  0x1800000
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define INTEGRATOR_HDR_SDRAM_SPD_OK     (1 << 5)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  * Integrator system registers
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun  *  System Controller
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun #define INTEGRATOR_SC_ID_OFFSET         0x00
174*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_OFFSET        0x04
175*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRLS_OFFSET      0x08
176*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRLC_OFFSET      0x0C
177*4882a593Smuzhiyun #define INTEGRATOR_SC_DEC_OFFSET        0x10
178*4882a593Smuzhiyun #define INTEGRATOR_SC_ARB_OFFSET        0x14
179*4882a593Smuzhiyun #define INTEGRATOR_SC_LOCK_OFFSET       0x1C
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define INTEGRATOR_SC_BASE              0x11000000
182*4882a593Smuzhiyun #define INTEGRATOR_SC_ID                (INTEGRATOR_SC_BASE + INTEGRATOR_SC_ID_OFFSET)
183*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC               (INTEGRATOR_SC_BASE + INTEGRATOR_SC_OSC_OFFSET)
184*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRLS             (INTEGRATOR_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
185*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRLC             (INTEGRATOR_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
186*4882a593Smuzhiyun #define INTEGRATOR_SC_DEC               (INTEGRATOR_SC_BASE + INTEGRATOR_SC_DEC_OFFSET)
187*4882a593Smuzhiyun #define INTEGRATOR_SC_ARB               (INTEGRATOR_SC_BASE + INTEGRATOR_SC_ARB_OFFSET)
188*4882a593Smuzhiyun #define INTEGRATOR_SC_PCIENABLE         (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
189*4882a593Smuzhiyun #define INTEGRATOR_SC_LOCK              (INTEGRATOR_SC_BASE + INTEGRATOR_SC_LOCK_OFFSET)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_SYS_10MHz     0x20
192*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_SYS_15MHz     0x34
193*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_SYS_20MHz     0x48
194*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_SYS_25MHz     0x5C
195*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_SYS_33MHz     0x7C
196*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_SYS_MASK      0xFF
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_PCI_25MHz     0x100
199*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_PCI_33MHz     0x0
200*4882a593Smuzhiyun #define INTEGRATOR_SC_OSC_PCI_MASK      0x100
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_SOFTRST      (1 << 0)
203*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_nFLVPPEN     (1 << 1)
204*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_nFLWP        (1 << 2)
205*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_URTS0        (1 << 4)
206*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_UDTR0        (1 << 5)
207*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_URTS1        (1 << 6)
208*4882a593Smuzhiyun #define INTEGRATOR_SC_CTRL_UDTR1        (1 << 7)
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  *  External Bus Interface
212*4882a593Smuzhiyun  */
213*4882a593Smuzhiyun #define INTEGRATOR_EBI_BASE             0x12000000
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR0_OFFSET      0x00
216*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR1_OFFSET      0x04
217*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR2_OFFSET      0x08
218*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR3_OFFSET      0x0C
219*4882a593Smuzhiyun #define INTEGRATOR_EBI_LOCK_OFFSET      0x20
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR0             (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR0_OFFSET)
222*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR1             (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
223*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR2             (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR2_OFFSET)
224*4882a593Smuzhiyun #define INTEGRATOR_EBI_CSR3             (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR3_OFFSET)
225*4882a593Smuzhiyun #define INTEGRATOR_EBI_LOCK             (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define INTEGRATOR_EBI_8_BIT            0x00
228*4882a593Smuzhiyun #define INTEGRATOR_EBI_16_BIT           0x01
229*4882a593Smuzhiyun #define INTEGRATOR_EBI_32_BIT           0x02
230*4882a593Smuzhiyun #define INTEGRATOR_EBI_WRITE_ENABLE     0x04
231*4882a593Smuzhiyun #define INTEGRATOR_EBI_SYNC             0x08
232*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_2             0x00
233*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_3             0x10
234*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_4             0x20
235*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_5             0x30
236*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_6             0x40
237*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_7             0x50
238*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_8             0x60
239*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_9             0x70
240*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_10            0x80
241*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_11            0x90
242*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_12            0xA0
243*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_13            0xB0
244*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_14            0xC0
245*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_15            0xD0
246*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_16            0xE0
247*4882a593Smuzhiyun #define INTEGRATOR_EBI_WS_17            0xF0
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define INTEGRATOR_CT_BASE              0x13000000	 /*  Counter/Timers */
251*4882a593Smuzhiyun #define INTEGRATOR_IC_BASE              0x14000000	 /*  Interrupt Controller */
252*4882a593Smuzhiyun #define INTEGRATOR_RTC_BASE             0x15000000	 /*  Real Time Clock */
253*4882a593Smuzhiyun #define INTEGRATOR_UART0_BASE           0x16000000	 /*  UART 0 */
254*4882a593Smuzhiyun #define INTEGRATOR_UART1_BASE           0x17000000	 /*  UART 1 */
255*4882a593Smuzhiyun #define INTEGRATOR_KBD_BASE             0x18000000	 /*  Keyboard */
256*4882a593Smuzhiyun #define INTEGRATOR_MOUSE_BASE           0x19000000	 /*  Mouse */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun  *  LED's & Switches
260*4882a593Smuzhiyun  */
261*4882a593Smuzhiyun #define INTEGRATOR_DBG_ALPHA_OFFSET     0x00
262*4882a593Smuzhiyun #define INTEGRATOR_DBG_LEDS_OFFSET      0x04
263*4882a593Smuzhiyun #define INTEGRATOR_DBG_SWITCH_OFFSET    0x08
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define INTEGRATOR_DBG_BASE             0x1A000000
266*4882a593Smuzhiyun #define INTEGRATOR_DBG_ALPHA            (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_ALPHA_OFFSET)
267*4882a593Smuzhiyun #define INTEGRATOR_DBG_LEDS             (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_LEDS_OFFSET)
268*4882a593Smuzhiyun #define INTEGRATOR_DBG_SWITCH           (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_SWITCH_OFFSET)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define INTEGRATOR_AP_GPIO_BASE		0x1B000000	/* GPIO */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define INTEGRATOR_CP_MMC_BASE		0x1C000000	/* MMC */
273*4882a593Smuzhiyun #define INTEGRATOR_CP_AACI_BASE		0x1D000000	/* AACI */
274*4882a593Smuzhiyun #define INTEGRATOR_CP_ETH_BASE		0xC8000000	/* Ethernet */
275*4882a593Smuzhiyun #define INTEGRATOR_CP_GPIO_BASE		0xC9000000	/* GPIO */
276*4882a593Smuzhiyun #define INTEGRATOR_CP_SIC_BASE		0xCA000000	/* SIC */
277*4882a593Smuzhiyun #define INTEGRATOR_CP_CTL_BASE		0xCB000000	/* CP system control */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* PS2 Keyboard interface */
280*4882a593Smuzhiyun #define KMI0_BASE                       INTEGRATOR_KBD_BASE
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* PS2 Mouse interface */
283*4882a593Smuzhiyun #define KMI1_BASE                       INTEGRATOR_MOUSE_BASE
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun  * Integrator Interrupt Controllers
287*4882a593Smuzhiyun  *
288*4882a593Smuzhiyun  *
289*4882a593Smuzhiyun  * Offsets from interrupt controller base
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  * System Controller interrupt controller base is
292*4882a593Smuzhiyun  *
293*4882a593Smuzhiyun  * 	INTEGRATOR_IC_BASE + (header_number << 6)
294*4882a593Smuzhiyun  *
295*4882a593Smuzhiyun  * Core Module interrupt controller base is
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * 	INTEGRATOR_HDR_IC
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun #define IRQ_STATUS                      0
300*4882a593Smuzhiyun #define IRQ_RAW_STATUS                  0x04
301*4882a593Smuzhiyun #define IRQ_ENABLE                      0x08
302*4882a593Smuzhiyun #define IRQ_ENABLE_SET                  0x08
303*4882a593Smuzhiyun #define IRQ_ENABLE_CLEAR                0x0C
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define INT_SOFT_SET                    0x10
306*4882a593Smuzhiyun #define INT_SOFT_CLEAR                  0x14
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define FIQ_STATUS                      0x20
309*4882a593Smuzhiyun #define FIQ_RAW_STATUS                  0x24
310*4882a593Smuzhiyun #define FIQ_ENABLE                      0x28
311*4882a593Smuzhiyun #define FIQ_ENABLE_SET                  0x28
312*4882a593Smuzhiyun #define FIQ_ENABLE_CLEAR                0x2C
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun  * LED's
317*4882a593Smuzhiyun  */
318*4882a593Smuzhiyun #define GREEN_LED                       0x01
319*4882a593Smuzhiyun #define YELLOW_LED                      0x02
320*4882a593Smuzhiyun #define RED_LED                         0x04
321*4882a593Smuzhiyun #define GREEN_LED_2                     0x08
322*4882a593Smuzhiyun #define ALL_LEDS                        0x0F
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define LED_BANK                        INTEGRATOR_DBG_LEDS
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun  *  Timer definitions
328*4882a593Smuzhiyun  *
329*4882a593Smuzhiyun  *  Only use timer 1 & 2
330*4882a593Smuzhiyun  *  (both run at 24MHz and will need the clock divider set to 16).
331*4882a593Smuzhiyun  *
332*4882a593Smuzhiyun  *  Timer 0 runs at bus frequency
333*4882a593Smuzhiyun  */
334*4882a593Smuzhiyun #define INTEGRATOR_TIMER0_BASE          INTEGRATOR_CT_BASE
335*4882a593Smuzhiyun #define INTEGRATOR_TIMER1_BASE          (INTEGRATOR_CT_BASE + 0x100)
336*4882a593Smuzhiyun #define INTEGRATOR_TIMER2_BASE          (INTEGRATOR_CT_BASE + 0x200)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define INTEGRATOR_CSR_BASE             0x10000000
339*4882a593Smuzhiyun #define INTEGRATOR_CSR_SIZE             0x10000000
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #endif /* INTEGRATOR_HARDWARE_H */
342