1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/irqchip.h>
11*4882a593Smuzhiyun #include <linux/irqdomain.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/mach/irq.h>
16*4882a593Smuzhiyun #include <asm/exception.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun #include "hardware.h"
20*4882a593Smuzhiyun #include "irq-common.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun *****************************************
24*4882a593Smuzhiyun * TZIC Registers *
25*4882a593Smuzhiyun *****************************************
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define TZIC_INTCNTL 0x0000 /* Control register */
29*4882a593Smuzhiyun #define TZIC_INTTYPE 0x0004 /* Controller Type register */
30*4882a593Smuzhiyun #define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
31*4882a593Smuzhiyun #define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
32*4882a593Smuzhiyun #define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
33*4882a593Smuzhiyun #define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
34*4882a593Smuzhiyun #define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
35*4882a593Smuzhiyun #define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
36*4882a593Smuzhiyun #define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
37*4882a593Smuzhiyun #define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
38*4882a593Smuzhiyun #define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
39*4882a593Smuzhiyun #define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
40*4882a593Smuzhiyun #define TZIC_PND0 0x0D00 /* Pending Register 0 */
41*4882a593Smuzhiyun #define TZIC_HIPND(i) (0x0D80+ ((i) << 2)) /* High Priority Pending Register */
42*4882a593Smuzhiyun #define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
43*4882a593Smuzhiyun #define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
44*4882a593Smuzhiyun #define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static void __iomem *tzic_base;
47*4882a593Smuzhiyun static struct irq_domain *domain;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define TZIC_NUM_IRQS 128
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #ifdef CONFIG_FIQ
tzic_set_irq_fiq(unsigned int hwirq,unsigned int type)52*4882a593Smuzhiyun static int tzic_set_irq_fiq(unsigned int hwirq, unsigned int type)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun unsigned int index, mask, value;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun index = hwirq >> 5;
57*4882a593Smuzhiyun if (unlikely(index >= 4))
58*4882a593Smuzhiyun return -EINVAL;
59*4882a593Smuzhiyun mask = 1U << (hwirq & 0x1F);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun value = imx_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
62*4882a593Smuzhiyun if (type)
63*4882a593Smuzhiyun value &= ~mask;
64*4882a593Smuzhiyun imx_writel(value, tzic_base + TZIC_INTSEC0(index));
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun #define tzic_set_irq_fiq NULL
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #ifdef CONFIG_PM
tzic_irq_suspend(struct irq_data * d)73*4882a593Smuzhiyun static void tzic_irq_suspend(struct irq_data *d)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
76*4882a593Smuzhiyun int idx = d->hwirq >> 5;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun imx_writel(gc->wake_active, tzic_base + TZIC_WAKEUP0(idx));
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
tzic_irq_resume(struct irq_data * d)81*4882a593Smuzhiyun static void tzic_irq_resume(struct irq_data *d)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun int idx = d->hwirq >> 5;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun imx_writel(imx_readl(tzic_base + TZIC_ENSET0(idx)),
86*4882a593Smuzhiyun tzic_base + TZIC_WAKEUP0(idx));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #else
90*4882a593Smuzhiyun #define tzic_irq_suspend NULL
91*4882a593Smuzhiyun #define tzic_irq_resume NULL
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static struct mxc_extra_irq tzic_extra_irq = {
95*4882a593Smuzhiyun #ifdef CONFIG_FIQ
96*4882a593Smuzhiyun .set_irq_fiq = tzic_set_irq_fiq,
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
tzic_init_gc(int idx,unsigned int irq_start)100*4882a593Smuzhiyun static __init void tzic_init_gc(int idx, unsigned int irq_start)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct irq_chip_generic *gc;
103*4882a593Smuzhiyun struct irq_chip_type *ct;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun gc = irq_alloc_generic_chip("tzic", 1, irq_start, tzic_base,
106*4882a593Smuzhiyun handle_level_irq);
107*4882a593Smuzhiyun gc->private = &tzic_extra_irq;
108*4882a593Smuzhiyun gc->wake_enabled = IRQ_MSK(32);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ct = gc->chip_types;
111*4882a593Smuzhiyun ct->chip.irq_mask = irq_gc_mask_disable_reg;
112*4882a593Smuzhiyun ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
113*4882a593Smuzhiyun ct->chip.irq_set_wake = irq_gc_set_wake;
114*4882a593Smuzhiyun ct->chip.irq_suspend = tzic_irq_suspend;
115*4882a593Smuzhiyun ct->chip.irq_resume = tzic_irq_resume;
116*4882a593Smuzhiyun ct->regs.disable = TZIC_ENCLEAR0(idx);
117*4882a593Smuzhiyun ct->regs.enable = TZIC_ENSET0(idx);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
tzic_handle_irq(struct pt_regs * regs)122*4882a593Smuzhiyun static void __exception_irq_entry tzic_handle_irq(struct pt_regs *regs)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u32 stat;
125*4882a593Smuzhiyun int i, irqofs, handled;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun do {
128*4882a593Smuzhiyun handled = 0;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
131*4882a593Smuzhiyun stat = imx_readl(tzic_base + TZIC_HIPND(i)) &
132*4882a593Smuzhiyun imx_readl(tzic_base + TZIC_INTSEC0(i));
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun while (stat) {
135*4882a593Smuzhiyun handled = 1;
136*4882a593Smuzhiyun irqofs = fls(stat) - 1;
137*4882a593Smuzhiyun handle_domain_irq(domain, irqofs + i * 32, regs);
138*4882a593Smuzhiyun stat &= ~(1 << irqofs);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun } while (handled);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * This function initializes the TZIC hardware and disables all the
146*4882a593Smuzhiyun * interrupts. It registers the interrupt enable and disable functions
147*4882a593Smuzhiyun * to the kernel for each interrupt source.
148*4882a593Smuzhiyun */
tzic_init_dt(struct device_node * np,struct device_node * p)149*4882a593Smuzhiyun static int __init tzic_init_dt(struct device_node *np, struct device_node *p)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun int irq_base;
152*4882a593Smuzhiyun int i;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun tzic_base = of_iomap(np, 0);
155*4882a593Smuzhiyun WARN_ON(!tzic_base);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* put the TZIC into the reset value with
158*4882a593Smuzhiyun * all interrupts disabled
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun i = imx_readl(tzic_base + TZIC_INTCNTL);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun imx_writel(0x80010001, tzic_base + TZIC_INTCNTL);
163*4882a593Smuzhiyun imx_writel(0x1f, tzic_base + TZIC_PRIOMASK);
164*4882a593Smuzhiyun imx_writel(0x02, tzic_base + TZIC_SYNCCTRL);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun for (i = 0; i < 4; i++)
167*4882a593Smuzhiyun imx_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* disable all interrupts */
170*4882a593Smuzhiyun for (i = 0; i < 4; i++)
171*4882a593Smuzhiyun imx_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* all IRQ no FIQ Warning :: No selection */
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun irq_base = irq_alloc_descs(-1, 0, TZIC_NUM_IRQS, numa_node_id());
176*4882a593Smuzhiyun WARN_ON(irq_base < 0);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun domain = irq_domain_add_legacy(np, TZIC_NUM_IRQS, irq_base, 0,
179*4882a593Smuzhiyun &irq_domain_simple_ops, NULL);
180*4882a593Smuzhiyun WARN_ON(!domain);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun for (i = 0; i < 4; i++, irq_base += 32)
183*4882a593Smuzhiyun tzic_init_gc(i, irq_base);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun set_handle_irq(tzic_handle_irq);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #ifdef CONFIG_FIQ
188*4882a593Smuzhiyun /* Initialize FIQ */
189*4882a593Smuzhiyun init_FIQ(FIQ_START);
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun IRQCHIP_DECLARE(tzic, "fsl,tzic", tzic_init_dt);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /**
199*4882a593Smuzhiyun * tzic_enable_wake() - enable wakeup interrupt
200*4882a593Smuzhiyun *
201*4882a593Smuzhiyun * @return 0 if successful; non-zero otherwise
202*4882a593Smuzhiyun *
203*4882a593Smuzhiyun * This function provides an interrupt synchronization point that is required
204*4882a593Smuzhiyun * by tzic enabled platforms before entering imx specific low power modes (ie,
205*4882a593Smuzhiyun * those low power modes beyond the WAIT_CLOCKED basic ARM WFI only mode).
206*4882a593Smuzhiyun */
tzic_enable_wake(void)207*4882a593Smuzhiyun int tzic_enable_wake(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun unsigned int i;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun imx_writel(1, tzic_base + TZIC_DSMINT);
212*4882a593Smuzhiyun if (unlikely(imx_readl(tzic_base + TZIC_DSMINT) == 0))
213*4882a593Smuzhiyun return -EAGAIN;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun for (i = 0; i < 4; i++)
216*4882a593Smuzhiyun imx_writel(imx_readl(tzic_base + TZIC_ENSET0(i)),
217*4882a593Smuzhiyun tzic_base + TZIC_WAKEUP0(i));
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221