1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2011-2014 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * Copyright 2011 Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/genalloc.h>
12*4882a593Smuzhiyun #include <linux/irqchip/arm-gic.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/suspend.h>
20*4882a593Smuzhiyun #include <asm/cacheflush.h>
21*4882a593Smuzhiyun #include <asm/fncpy.h>
22*4882a593Smuzhiyun #include <asm/proc-fns.h>
23*4882a593Smuzhiyun #include <asm/suspend.h>
24*4882a593Smuzhiyun #include <asm/tlb.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "common.h"
27*4882a593Smuzhiyun #include "hardware.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CCR 0x0
30*4882a593Smuzhiyun #define BM_CCR_WB_COUNT (0x7 << 16)
31*4882a593Smuzhiyun #define BM_CCR_RBC_BYPASS_COUNT (0x3f << 21)
32*4882a593Smuzhiyun #define BM_CCR_RBC_EN (0x1 << 27)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define CLPCR 0x54
35*4882a593Smuzhiyun #define BP_CLPCR_LPM 0
36*4882a593Smuzhiyun #define BM_CLPCR_LPM (0x3 << 0)
37*4882a593Smuzhiyun #define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2)
38*4882a593Smuzhiyun #define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5)
39*4882a593Smuzhiyun #define BM_CLPCR_SBYOS (0x1 << 6)
40*4882a593Smuzhiyun #define BM_CLPCR_DIS_REF_OSC (0x1 << 7)
41*4882a593Smuzhiyun #define BM_CLPCR_VSTBY (0x1 << 8)
42*4882a593Smuzhiyun #define BP_CLPCR_STBY_COUNT 9
43*4882a593Smuzhiyun #define BM_CLPCR_STBY_COUNT (0x3 << 9)
44*4882a593Smuzhiyun #define BM_CLPCR_COSC_PWRDOWN (0x1 << 11)
45*4882a593Smuzhiyun #define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16)
46*4882a593Smuzhiyun #define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17)
47*4882a593Smuzhiyun #define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19)
48*4882a593Smuzhiyun #define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21)
49*4882a593Smuzhiyun #define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22)
50*4882a593Smuzhiyun #define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23)
51*4882a593Smuzhiyun #define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24)
52*4882a593Smuzhiyun #define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25)
53*4882a593Smuzhiyun #define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26)
54*4882a593Smuzhiyun #define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define CGPR 0x64
57*4882a593Smuzhiyun #define BM_CGPR_INT_MEM_CLK_LPM (0x1 << 17)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define MX6Q_SUSPEND_OCRAM_SIZE 0x1000
60*4882a593Smuzhiyun #define MX6_MAX_MMDC_IO_NUM 33
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static void __iomem *ccm_base;
63*4882a593Smuzhiyun static void __iomem *suspend_ocram_base;
64*4882a593Smuzhiyun static void (*imx6_suspend_in_ocram_fn)(void __iomem *ocram_vbase);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * suspend ocram space layout:
68*4882a593Smuzhiyun * ======================== high address ======================
69*4882a593Smuzhiyun * .
70*4882a593Smuzhiyun * .
71*4882a593Smuzhiyun * .
72*4882a593Smuzhiyun * ^
73*4882a593Smuzhiyun * ^
74*4882a593Smuzhiyun * ^
75*4882a593Smuzhiyun * imx6_suspend code
76*4882a593Smuzhiyun * PM_INFO structure(imx6_cpu_pm_info)
77*4882a593Smuzhiyun * ======================== low address =======================
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct imx6_pm_base {
81*4882a593Smuzhiyun phys_addr_t pbase;
82*4882a593Smuzhiyun void __iomem *vbase;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct imx6_pm_socdata {
86*4882a593Smuzhiyun u32 ddr_type;
87*4882a593Smuzhiyun const char *mmdc_compat;
88*4882a593Smuzhiyun const char *src_compat;
89*4882a593Smuzhiyun const char *iomuxc_compat;
90*4882a593Smuzhiyun const char *gpc_compat;
91*4882a593Smuzhiyun const char *pl310_compat;
92*4882a593Smuzhiyun const u32 mmdc_io_num;
93*4882a593Smuzhiyun const u32 *mmdc_io_offset;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static const u32 imx6q_mmdc_io_offset[] __initconst = {
97*4882a593Smuzhiyun 0x5ac, 0x5b4, 0x528, 0x520, /* DQM0 ~ DQM3 */
98*4882a593Smuzhiyun 0x514, 0x510, 0x5bc, 0x5c4, /* DQM4 ~ DQM7 */
99*4882a593Smuzhiyun 0x56c, 0x578, 0x588, 0x594, /* CAS, RAS, SDCLK_0, SDCLK_1 */
100*4882a593Smuzhiyun 0x5a8, 0x5b0, 0x524, 0x51c, /* SDQS0 ~ SDQS3 */
101*4882a593Smuzhiyun 0x518, 0x50c, 0x5b8, 0x5c0, /* SDQS4 ~ SDQS7 */
102*4882a593Smuzhiyun 0x784, 0x788, 0x794, 0x79c, /* GPR_B0DS ~ GPR_B3DS */
103*4882a593Smuzhiyun 0x7a0, 0x7a4, 0x7a8, 0x748, /* GPR_B4DS ~ GPR_B7DS */
104*4882a593Smuzhiyun 0x59c, 0x5a0, 0x750, 0x774, /* SODT0, SODT1, MODE_CTL, MODE */
105*4882a593Smuzhiyun 0x74c, /* GPR_ADDS */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const u32 imx6dl_mmdc_io_offset[] __initconst = {
109*4882a593Smuzhiyun 0x470, 0x474, 0x478, 0x47c, /* DQM0 ~ DQM3 */
110*4882a593Smuzhiyun 0x480, 0x484, 0x488, 0x48c, /* DQM4 ~ DQM7 */
111*4882a593Smuzhiyun 0x464, 0x490, 0x4ac, 0x4b0, /* CAS, RAS, SDCLK_0, SDCLK_1 */
112*4882a593Smuzhiyun 0x4bc, 0x4c0, 0x4c4, 0x4c8, /* DRAM_SDQS0 ~ DRAM_SDQS3 */
113*4882a593Smuzhiyun 0x4cc, 0x4d0, 0x4d4, 0x4d8, /* DRAM_SDQS4 ~ DRAM_SDQS7 */
114*4882a593Smuzhiyun 0x764, 0x770, 0x778, 0x77c, /* GPR_B0DS ~ GPR_B3DS */
115*4882a593Smuzhiyun 0x780, 0x784, 0x78c, 0x748, /* GPR_B4DS ~ GPR_B7DS */
116*4882a593Smuzhiyun 0x4b4, 0x4b8, 0x750, 0x760, /* SODT0, SODT1, MODE_CTL, MODE */
117*4882a593Smuzhiyun 0x74c, /* GPR_ADDS */
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const u32 imx6sl_mmdc_io_offset[] __initconst = {
121*4882a593Smuzhiyun 0x30c, 0x310, 0x314, 0x318, /* DQM0 ~ DQM3 */
122*4882a593Smuzhiyun 0x5c4, 0x5cc, 0x5d4, 0x5d8, /* GPR_B0DS ~ GPR_B3DS */
123*4882a593Smuzhiyun 0x300, 0x31c, 0x338, 0x5ac, /* CAS, RAS, SDCLK_0, GPR_ADDS */
124*4882a593Smuzhiyun 0x33c, 0x340, 0x5b0, 0x5c0, /* SODT0, SODT1, MODE_CTL, MODE */
125*4882a593Smuzhiyun 0x330, 0x334, 0x320, /* SDCKE0, SDCKE1, RESET */
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const u32 imx6sll_mmdc_io_offset[] __initconst = {
129*4882a593Smuzhiyun 0x294, 0x298, 0x29c, 0x2a0, /* DQM0 ~ DQM3 */
130*4882a593Smuzhiyun 0x544, 0x54c, 0x554, 0x558, /* GPR_B0DS ~ GPR_B3DS */
131*4882a593Smuzhiyun 0x530, 0x540, 0x2ac, 0x52c, /* MODE_CTL, MODE, SDCLK_0, GPR_ADDDS */
132*4882a593Smuzhiyun 0x2a4, 0x2a8, /* SDCKE0, SDCKE1*/
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const u32 imx6sx_mmdc_io_offset[] __initconst = {
136*4882a593Smuzhiyun 0x2ec, 0x2f0, 0x2f4, 0x2f8, /* DQM0 ~ DQM3 */
137*4882a593Smuzhiyun 0x60c, 0x610, 0x61c, 0x620, /* GPR_B0DS ~ GPR_B3DS */
138*4882a593Smuzhiyun 0x300, 0x2fc, 0x32c, 0x5f4, /* CAS, RAS, SDCLK_0, GPR_ADDS */
139*4882a593Smuzhiyun 0x310, 0x314, 0x5f8, 0x608, /* SODT0, SODT1, MODE_CTL, MODE */
140*4882a593Smuzhiyun 0x330, 0x334, 0x338, 0x33c, /* SDQS0 ~ SDQS3 */
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const u32 imx6ul_mmdc_io_offset[] __initconst = {
144*4882a593Smuzhiyun 0x244, 0x248, 0x24c, 0x250, /* DQM0, DQM1, RAS, CAS */
145*4882a593Smuzhiyun 0x27c, 0x498, 0x4a4, 0x490, /* SDCLK0, GPR_B0DS-B1DS, GPR_ADDS */
146*4882a593Smuzhiyun 0x280, 0x284, 0x260, 0x264, /* SDQS0~1, SODT0, SODT1 */
147*4882a593Smuzhiyun 0x494, 0x4b0, /* MODE_CTL, MODE, */
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static const struct imx6_pm_socdata imx6q_pm_data __initconst = {
151*4882a593Smuzhiyun .mmdc_compat = "fsl,imx6q-mmdc",
152*4882a593Smuzhiyun .src_compat = "fsl,imx6q-src",
153*4882a593Smuzhiyun .iomuxc_compat = "fsl,imx6q-iomuxc",
154*4882a593Smuzhiyun .gpc_compat = "fsl,imx6q-gpc",
155*4882a593Smuzhiyun .pl310_compat = "arm,pl310-cache",
156*4882a593Smuzhiyun .mmdc_io_num = ARRAY_SIZE(imx6q_mmdc_io_offset),
157*4882a593Smuzhiyun .mmdc_io_offset = imx6q_mmdc_io_offset,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct imx6_pm_socdata imx6dl_pm_data __initconst = {
161*4882a593Smuzhiyun .mmdc_compat = "fsl,imx6q-mmdc",
162*4882a593Smuzhiyun .src_compat = "fsl,imx6q-src",
163*4882a593Smuzhiyun .iomuxc_compat = "fsl,imx6dl-iomuxc",
164*4882a593Smuzhiyun .gpc_compat = "fsl,imx6q-gpc",
165*4882a593Smuzhiyun .pl310_compat = "arm,pl310-cache",
166*4882a593Smuzhiyun .mmdc_io_num = ARRAY_SIZE(imx6dl_mmdc_io_offset),
167*4882a593Smuzhiyun .mmdc_io_offset = imx6dl_mmdc_io_offset,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct imx6_pm_socdata imx6sl_pm_data __initconst = {
171*4882a593Smuzhiyun .mmdc_compat = "fsl,imx6sl-mmdc",
172*4882a593Smuzhiyun .src_compat = "fsl,imx6sl-src",
173*4882a593Smuzhiyun .iomuxc_compat = "fsl,imx6sl-iomuxc",
174*4882a593Smuzhiyun .gpc_compat = "fsl,imx6sl-gpc",
175*4882a593Smuzhiyun .pl310_compat = "arm,pl310-cache",
176*4882a593Smuzhiyun .mmdc_io_num = ARRAY_SIZE(imx6sl_mmdc_io_offset),
177*4882a593Smuzhiyun .mmdc_io_offset = imx6sl_mmdc_io_offset,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct imx6_pm_socdata imx6sll_pm_data __initconst = {
181*4882a593Smuzhiyun .mmdc_compat = "fsl,imx6sll-mmdc",
182*4882a593Smuzhiyun .src_compat = "fsl,imx6sll-src",
183*4882a593Smuzhiyun .iomuxc_compat = "fsl,imx6sll-iomuxc",
184*4882a593Smuzhiyun .gpc_compat = "fsl,imx6sll-gpc",
185*4882a593Smuzhiyun .pl310_compat = "arm,pl310-cache",
186*4882a593Smuzhiyun .mmdc_io_num = ARRAY_SIZE(imx6sll_mmdc_io_offset),
187*4882a593Smuzhiyun .mmdc_io_offset = imx6sll_mmdc_io_offset,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct imx6_pm_socdata imx6sx_pm_data __initconst = {
191*4882a593Smuzhiyun .mmdc_compat = "fsl,imx6sx-mmdc",
192*4882a593Smuzhiyun .src_compat = "fsl,imx6sx-src",
193*4882a593Smuzhiyun .iomuxc_compat = "fsl,imx6sx-iomuxc",
194*4882a593Smuzhiyun .gpc_compat = "fsl,imx6sx-gpc",
195*4882a593Smuzhiyun .pl310_compat = "arm,pl310-cache",
196*4882a593Smuzhiyun .mmdc_io_num = ARRAY_SIZE(imx6sx_mmdc_io_offset),
197*4882a593Smuzhiyun .mmdc_io_offset = imx6sx_mmdc_io_offset,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static const struct imx6_pm_socdata imx6ul_pm_data __initconst = {
201*4882a593Smuzhiyun .mmdc_compat = "fsl,imx6ul-mmdc",
202*4882a593Smuzhiyun .src_compat = "fsl,imx6ul-src",
203*4882a593Smuzhiyun .iomuxc_compat = "fsl,imx6ul-iomuxc",
204*4882a593Smuzhiyun .gpc_compat = "fsl,imx6ul-gpc",
205*4882a593Smuzhiyun .pl310_compat = NULL,
206*4882a593Smuzhiyun .mmdc_io_num = ARRAY_SIZE(imx6ul_mmdc_io_offset),
207*4882a593Smuzhiyun .mmdc_io_offset = imx6ul_mmdc_io_offset,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * This structure is for passing necessary data for low level ocram
212*4882a593Smuzhiyun * suspend code(arch/arm/mach-imx/suspend-imx6.S), if this struct
213*4882a593Smuzhiyun * definition is changed, the offset definition in
214*4882a593Smuzhiyun * arch/arm/mach-imx/suspend-imx6.S must be also changed accordingly,
215*4882a593Smuzhiyun * otherwise, the suspend to ocram function will be broken!
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun struct imx6_cpu_pm_info {
218*4882a593Smuzhiyun phys_addr_t pbase; /* The physical address of pm_info. */
219*4882a593Smuzhiyun phys_addr_t resume_addr; /* The physical resume address for asm code */
220*4882a593Smuzhiyun u32 ddr_type;
221*4882a593Smuzhiyun u32 pm_info_size; /* Size of pm_info. */
222*4882a593Smuzhiyun struct imx6_pm_base mmdc_base;
223*4882a593Smuzhiyun struct imx6_pm_base src_base;
224*4882a593Smuzhiyun struct imx6_pm_base iomuxc_base;
225*4882a593Smuzhiyun struct imx6_pm_base ccm_base;
226*4882a593Smuzhiyun struct imx6_pm_base gpc_base;
227*4882a593Smuzhiyun struct imx6_pm_base l2_base;
228*4882a593Smuzhiyun u32 mmdc_io_num; /* Number of MMDC IOs which need saved/restored. */
229*4882a593Smuzhiyun u32 mmdc_io_val[MX6_MAX_MMDC_IO_NUM][2]; /* To save offset and value */
230*4882a593Smuzhiyun } __aligned(8);
231*4882a593Smuzhiyun
imx6_set_int_mem_clk_lpm(bool enable)232*4882a593Smuzhiyun void imx6_set_int_mem_clk_lpm(bool enable)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun u32 val = readl_relaxed(ccm_base + CGPR);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun val &= ~BM_CGPR_INT_MEM_CLK_LPM;
237*4882a593Smuzhiyun if (enable)
238*4882a593Smuzhiyun val |= BM_CGPR_INT_MEM_CLK_LPM;
239*4882a593Smuzhiyun writel_relaxed(val, ccm_base + CGPR);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
imx6_enable_rbc(bool enable)242*4882a593Smuzhiyun void imx6_enable_rbc(bool enable)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun u32 val;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * need to mask all interrupts in GPC before
248*4882a593Smuzhiyun * operating RBC configurations
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun imx_gpc_mask_all();
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* configure RBC enable bit */
253*4882a593Smuzhiyun val = readl_relaxed(ccm_base + CCR);
254*4882a593Smuzhiyun val &= ~BM_CCR_RBC_EN;
255*4882a593Smuzhiyun val |= enable ? BM_CCR_RBC_EN : 0;
256*4882a593Smuzhiyun writel_relaxed(val, ccm_base + CCR);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* configure RBC count */
259*4882a593Smuzhiyun val = readl_relaxed(ccm_base + CCR);
260*4882a593Smuzhiyun val &= ~BM_CCR_RBC_BYPASS_COUNT;
261*4882a593Smuzhiyun val |= enable ? BM_CCR_RBC_BYPASS_COUNT : 0;
262*4882a593Smuzhiyun writel(val, ccm_base + CCR);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun * need to delay at least 2 cycles of CKIL(32K)
266*4882a593Smuzhiyun * due to hardware design requirement, which is
267*4882a593Smuzhiyun * ~61us, here we use 65us for safe
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun udelay(65);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* restore GPC interrupt mask settings */
272*4882a593Smuzhiyun imx_gpc_restore_all();
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
imx6q_enable_wb(bool enable)275*4882a593Smuzhiyun static void imx6q_enable_wb(bool enable)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun u32 val;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* configure well bias enable bit */
280*4882a593Smuzhiyun val = readl_relaxed(ccm_base + CLPCR);
281*4882a593Smuzhiyun val &= ~BM_CLPCR_WB_PER_AT_LPM;
282*4882a593Smuzhiyun val |= enable ? BM_CLPCR_WB_PER_AT_LPM : 0;
283*4882a593Smuzhiyun writel_relaxed(val, ccm_base + CLPCR);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* configure well bias count */
286*4882a593Smuzhiyun val = readl_relaxed(ccm_base + CCR);
287*4882a593Smuzhiyun val &= ~BM_CCR_WB_COUNT;
288*4882a593Smuzhiyun val |= enable ? BM_CCR_WB_COUNT : 0;
289*4882a593Smuzhiyun writel_relaxed(val, ccm_base + CCR);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
imx6_set_lpm(enum mxc_cpu_pwr_mode mode)292*4882a593Smuzhiyun int imx6_set_lpm(enum mxc_cpu_pwr_mode mode)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun u32 val = readl_relaxed(ccm_base + CLPCR);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun val &= ~BM_CLPCR_LPM;
297*4882a593Smuzhiyun switch (mode) {
298*4882a593Smuzhiyun case WAIT_CLOCKED:
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case WAIT_UNCLOCKED:
301*4882a593Smuzhiyun val |= 0x1 << BP_CLPCR_LPM;
302*4882a593Smuzhiyun val |= BM_CLPCR_ARM_CLK_DIS_ON_LPM;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case STOP_POWER_ON:
305*4882a593Smuzhiyun val |= 0x2 << BP_CLPCR_LPM;
306*4882a593Smuzhiyun val &= ~BM_CLPCR_VSTBY;
307*4882a593Smuzhiyun val &= ~BM_CLPCR_SBYOS;
308*4882a593Smuzhiyun if (cpu_is_imx6sl())
309*4882a593Smuzhiyun val |= BM_CLPCR_BYPASS_PMIC_READY;
310*4882a593Smuzhiyun if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul() ||
311*4882a593Smuzhiyun cpu_is_imx6ull() || cpu_is_imx6sll() || cpu_is_imx6ulz())
312*4882a593Smuzhiyun val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
313*4882a593Smuzhiyun else
314*4882a593Smuzhiyun val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case WAIT_UNCLOCKED_POWER_OFF:
317*4882a593Smuzhiyun val |= 0x1 << BP_CLPCR_LPM;
318*4882a593Smuzhiyun val &= ~BM_CLPCR_VSTBY;
319*4882a593Smuzhiyun val &= ~BM_CLPCR_SBYOS;
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun case STOP_POWER_OFF:
322*4882a593Smuzhiyun val |= 0x2 << BP_CLPCR_LPM;
323*4882a593Smuzhiyun val |= 0x3 << BP_CLPCR_STBY_COUNT;
324*4882a593Smuzhiyun val |= BM_CLPCR_VSTBY;
325*4882a593Smuzhiyun val |= BM_CLPCR_SBYOS;
326*4882a593Smuzhiyun if (cpu_is_imx6sl() || cpu_is_imx6sx())
327*4882a593Smuzhiyun val |= BM_CLPCR_BYPASS_PMIC_READY;
328*4882a593Smuzhiyun if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul() ||
329*4882a593Smuzhiyun cpu_is_imx6ull() || cpu_is_imx6sll() || cpu_is_imx6ulz())
330*4882a593Smuzhiyun val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
331*4882a593Smuzhiyun else
332*4882a593Smuzhiyun val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun default:
335*4882a593Smuzhiyun return -EINVAL;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun * ERR007265: CCM: When improper low-power sequence is used,
340*4882a593Smuzhiyun * the SoC enters low power mode before the ARM core executes WFI.
341*4882a593Smuzhiyun *
342*4882a593Smuzhiyun * Software workaround:
343*4882a593Smuzhiyun * 1) Software should trigger IRQ #32 (IOMUX) to be always pending
344*4882a593Smuzhiyun * by setting IOMUX_GPR1_GINT.
345*4882a593Smuzhiyun * 2) Software should then unmask IRQ #32 in GPC before setting CCM
346*4882a593Smuzhiyun * Low-Power mode.
347*4882a593Smuzhiyun * 3) Software should mask IRQ #32 right after CCM Low-Power mode
348*4882a593Smuzhiyun * is set (set bits 0-1 of CCM_CLPCR).
349*4882a593Smuzhiyun *
350*4882a593Smuzhiyun * Note that IRQ #32 is GIC SPI #0.
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun if (mode != WAIT_CLOCKED)
353*4882a593Smuzhiyun imx_gpc_hwirq_unmask(0);
354*4882a593Smuzhiyun writel_relaxed(val, ccm_base + CLPCR);
355*4882a593Smuzhiyun if (mode != WAIT_CLOCKED)
356*4882a593Smuzhiyun imx_gpc_hwirq_mask(0);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
imx6q_suspend_finish(unsigned long val)361*4882a593Smuzhiyun static int imx6q_suspend_finish(unsigned long val)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun if (!imx6_suspend_in_ocram_fn) {
364*4882a593Smuzhiyun cpu_do_idle();
365*4882a593Smuzhiyun } else {
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * call low level suspend function in ocram,
368*4882a593Smuzhiyun * as we need to float DDR IO.
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun local_flush_tlb_all();
371*4882a593Smuzhiyun /* check if need to flush internal L2 cache */
372*4882a593Smuzhiyun if (!((struct imx6_cpu_pm_info *)
373*4882a593Smuzhiyun suspend_ocram_base)->l2_base.vbase)
374*4882a593Smuzhiyun flush_cache_all();
375*4882a593Smuzhiyun imx6_suspend_in_ocram_fn(suspend_ocram_base);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
imx6q_pm_enter(suspend_state_t state)381*4882a593Smuzhiyun static int imx6q_pm_enter(suspend_state_t state)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun switch (state) {
384*4882a593Smuzhiyun case PM_SUSPEND_STANDBY:
385*4882a593Smuzhiyun imx6_set_lpm(STOP_POWER_ON);
386*4882a593Smuzhiyun imx6_set_int_mem_clk_lpm(true);
387*4882a593Smuzhiyun imx_gpc_pre_suspend(false);
388*4882a593Smuzhiyun if (cpu_is_imx6sl())
389*4882a593Smuzhiyun imx6sl_set_wait_clk(true);
390*4882a593Smuzhiyun /* Zzz ... */
391*4882a593Smuzhiyun cpu_do_idle();
392*4882a593Smuzhiyun if (cpu_is_imx6sl())
393*4882a593Smuzhiyun imx6sl_set_wait_clk(false);
394*4882a593Smuzhiyun imx_gpc_post_resume();
395*4882a593Smuzhiyun imx6_set_lpm(WAIT_CLOCKED);
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun case PM_SUSPEND_MEM:
398*4882a593Smuzhiyun imx6_set_lpm(STOP_POWER_OFF);
399*4882a593Smuzhiyun imx6_set_int_mem_clk_lpm(false);
400*4882a593Smuzhiyun imx6q_enable_wb(true);
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * For suspend into ocram, asm code already take care of
403*4882a593Smuzhiyun * RBC setting, so we do NOT need to do that here.
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun if (!imx6_suspend_in_ocram_fn)
406*4882a593Smuzhiyun imx6_enable_rbc(true);
407*4882a593Smuzhiyun imx_gpc_pre_suspend(true);
408*4882a593Smuzhiyun imx_anatop_pre_suspend();
409*4882a593Smuzhiyun /* Zzz ... */
410*4882a593Smuzhiyun cpu_suspend(0, imx6q_suspend_finish);
411*4882a593Smuzhiyun if (cpu_is_imx6q() || cpu_is_imx6dl())
412*4882a593Smuzhiyun imx_smp_prepare();
413*4882a593Smuzhiyun imx_anatop_post_resume();
414*4882a593Smuzhiyun imx_gpc_post_resume();
415*4882a593Smuzhiyun imx6_enable_rbc(false);
416*4882a593Smuzhiyun imx6q_enable_wb(false);
417*4882a593Smuzhiyun imx6_set_int_mem_clk_lpm(true);
418*4882a593Smuzhiyun imx6_set_lpm(WAIT_CLOCKED);
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun default:
421*4882a593Smuzhiyun return -EINVAL;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
imx6q_pm_valid(suspend_state_t state)427*4882a593Smuzhiyun static int imx6q_pm_valid(suspend_state_t state)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun return (state == PM_SUSPEND_STANDBY || state == PM_SUSPEND_MEM);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const struct platform_suspend_ops imx6q_pm_ops = {
433*4882a593Smuzhiyun .enter = imx6q_pm_enter,
434*4882a593Smuzhiyun .valid = imx6q_pm_valid,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
imx6_pm_get_base(struct imx6_pm_base * base,const char * compat)437*4882a593Smuzhiyun static int __init imx6_pm_get_base(struct imx6_pm_base *base,
438*4882a593Smuzhiyun const char *compat)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct device_node *node;
441*4882a593Smuzhiyun struct resource res;
442*4882a593Smuzhiyun int ret = 0;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun node = of_find_compatible_node(NULL, NULL, compat);
445*4882a593Smuzhiyun if (!node)
446*4882a593Smuzhiyun return -ENODEV;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret = of_address_to_resource(node, 0, &res);
449*4882a593Smuzhiyun if (ret)
450*4882a593Smuzhiyun goto put_node;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun base->pbase = res.start;
453*4882a593Smuzhiyun base->vbase = ioremap(res.start, resource_size(&res));
454*4882a593Smuzhiyun if (!base->vbase)
455*4882a593Smuzhiyun ret = -ENOMEM;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun put_node:
458*4882a593Smuzhiyun of_node_put(node);
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
imx6q_suspend_init(const struct imx6_pm_socdata * socdata)462*4882a593Smuzhiyun static int __init imx6q_suspend_init(const struct imx6_pm_socdata *socdata)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun phys_addr_t ocram_pbase;
465*4882a593Smuzhiyun struct device_node *node;
466*4882a593Smuzhiyun struct platform_device *pdev;
467*4882a593Smuzhiyun struct imx6_cpu_pm_info *pm_info;
468*4882a593Smuzhiyun struct gen_pool *ocram_pool;
469*4882a593Smuzhiyun unsigned long ocram_base;
470*4882a593Smuzhiyun int i, ret = 0;
471*4882a593Smuzhiyun const u32 *mmdc_offset_array;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun suspend_set_ops(&imx6q_pm_ops);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (!socdata) {
476*4882a593Smuzhiyun pr_warn("%s: invalid argument!\n", __func__);
477*4882a593Smuzhiyun return -EINVAL;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun node = of_find_compatible_node(NULL, NULL, "mmio-sram");
481*4882a593Smuzhiyun if (!node) {
482*4882a593Smuzhiyun pr_warn("%s: failed to find ocram node!\n", __func__);
483*4882a593Smuzhiyun return -ENODEV;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun pdev = of_find_device_by_node(node);
487*4882a593Smuzhiyun if (!pdev) {
488*4882a593Smuzhiyun pr_warn("%s: failed to find ocram device!\n", __func__);
489*4882a593Smuzhiyun ret = -ENODEV;
490*4882a593Smuzhiyun goto put_node;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun ocram_pool = gen_pool_get(&pdev->dev, NULL);
494*4882a593Smuzhiyun if (!ocram_pool) {
495*4882a593Smuzhiyun pr_warn("%s: ocram pool unavailable!\n", __func__);
496*4882a593Smuzhiyun ret = -ENODEV;
497*4882a593Smuzhiyun goto put_device;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ocram_base = gen_pool_alloc(ocram_pool, MX6Q_SUSPEND_OCRAM_SIZE);
501*4882a593Smuzhiyun if (!ocram_base) {
502*4882a593Smuzhiyun pr_warn("%s: unable to alloc ocram!\n", __func__);
503*4882a593Smuzhiyun ret = -ENOMEM;
504*4882a593Smuzhiyun goto put_device;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun ocram_pbase = gen_pool_virt_to_phys(ocram_pool, ocram_base);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun suspend_ocram_base = __arm_ioremap_exec(ocram_pbase,
510*4882a593Smuzhiyun MX6Q_SUSPEND_OCRAM_SIZE, false);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun memset(suspend_ocram_base, 0, sizeof(*pm_info));
513*4882a593Smuzhiyun pm_info = suspend_ocram_base;
514*4882a593Smuzhiyun pm_info->pbase = ocram_pbase;
515*4882a593Smuzhiyun pm_info->resume_addr = __pa_symbol(v7_cpu_resume);
516*4882a593Smuzhiyun pm_info->pm_info_size = sizeof(*pm_info);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun * ccm physical address is not used by asm code currently,
520*4882a593Smuzhiyun * so get ccm virtual address directly.
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun pm_info->ccm_base.vbase = ccm_base;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun ret = imx6_pm_get_base(&pm_info->mmdc_base, socdata->mmdc_compat);
525*4882a593Smuzhiyun if (ret) {
526*4882a593Smuzhiyun pr_warn("%s: failed to get mmdc base %d!\n", __func__, ret);
527*4882a593Smuzhiyun goto put_device;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun ret = imx6_pm_get_base(&pm_info->src_base, socdata->src_compat);
531*4882a593Smuzhiyun if (ret) {
532*4882a593Smuzhiyun pr_warn("%s: failed to get src base %d!\n", __func__, ret);
533*4882a593Smuzhiyun goto src_map_failed;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun ret = imx6_pm_get_base(&pm_info->iomuxc_base, socdata->iomuxc_compat);
537*4882a593Smuzhiyun if (ret) {
538*4882a593Smuzhiyun pr_warn("%s: failed to get iomuxc base %d!\n", __func__, ret);
539*4882a593Smuzhiyun goto iomuxc_map_failed;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ret = imx6_pm_get_base(&pm_info->gpc_base, socdata->gpc_compat);
543*4882a593Smuzhiyun if (ret) {
544*4882a593Smuzhiyun pr_warn("%s: failed to get gpc base %d!\n", __func__, ret);
545*4882a593Smuzhiyun goto gpc_map_failed;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (socdata->pl310_compat) {
549*4882a593Smuzhiyun ret = imx6_pm_get_base(&pm_info->l2_base, socdata->pl310_compat);
550*4882a593Smuzhiyun if (ret) {
551*4882a593Smuzhiyun pr_warn("%s: failed to get pl310-cache base %d!\n",
552*4882a593Smuzhiyun __func__, ret);
553*4882a593Smuzhiyun goto pl310_cache_map_failed;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun pm_info->ddr_type = imx_mmdc_get_ddr_type();
558*4882a593Smuzhiyun pm_info->mmdc_io_num = socdata->mmdc_io_num;
559*4882a593Smuzhiyun mmdc_offset_array = socdata->mmdc_io_offset;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun for (i = 0; i < pm_info->mmdc_io_num; i++) {
562*4882a593Smuzhiyun pm_info->mmdc_io_val[i][0] =
563*4882a593Smuzhiyun mmdc_offset_array[i];
564*4882a593Smuzhiyun pm_info->mmdc_io_val[i][1] =
565*4882a593Smuzhiyun readl_relaxed(pm_info->iomuxc_base.vbase +
566*4882a593Smuzhiyun mmdc_offset_array[i]);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun imx6_suspend_in_ocram_fn = fncpy(
570*4882a593Smuzhiyun suspend_ocram_base + sizeof(*pm_info),
571*4882a593Smuzhiyun &imx6_suspend,
572*4882a593Smuzhiyun MX6Q_SUSPEND_OCRAM_SIZE - sizeof(*pm_info));
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun goto put_device;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun pl310_cache_map_failed:
577*4882a593Smuzhiyun iounmap(pm_info->gpc_base.vbase);
578*4882a593Smuzhiyun gpc_map_failed:
579*4882a593Smuzhiyun iounmap(pm_info->iomuxc_base.vbase);
580*4882a593Smuzhiyun iomuxc_map_failed:
581*4882a593Smuzhiyun iounmap(pm_info->src_base.vbase);
582*4882a593Smuzhiyun src_map_failed:
583*4882a593Smuzhiyun iounmap(pm_info->mmdc_base.vbase);
584*4882a593Smuzhiyun put_device:
585*4882a593Smuzhiyun put_device(&pdev->dev);
586*4882a593Smuzhiyun put_node:
587*4882a593Smuzhiyun of_node_put(node);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return ret;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
imx6_pm_common_init(const struct imx6_pm_socdata * socdata)592*4882a593Smuzhiyun static void __init imx6_pm_common_init(const struct imx6_pm_socdata
593*4882a593Smuzhiyun *socdata)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct regmap *gpr;
596*4882a593Smuzhiyun int ret;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun WARN_ON(!ccm_base);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SUSPEND)) {
601*4882a593Smuzhiyun ret = imx6q_suspend_init(socdata);
602*4882a593Smuzhiyun if (ret)
603*4882a593Smuzhiyun pr_warn("%s: No DDR LPM support with suspend %d!\n",
604*4882a593Smuzhiyun __func__, ret);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun * This is for SW workaround step #1 of ERR007265, see comments
609*4882a593Smuzhiyun * in imx6_set_lpm for details of this errata.
610*4882a593Smuzhiyun * Force IOMUXC irq pending, so that the interrupt to GPC can be
611*4882a593Smuzhiyun * used to deassert dsm_request signal when the signal gets
612*4882a593Smuzhiyun * asserted unexpectedly.
613*4882a593Smuzhiyun */
614*4882a593Smuzhiyun gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
615*4882a593Smuzhiyun if (!IS_ERR(gpr))
616*4882a593Smuzhiyun regmap_update_bits(gpr, IOMUXC_GPR1, IMX6Q_GPR1_GINT,
617*4882a593Smuzhiyun IMX6Q_GPR1_GINT);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
imx6_pm_stby_poweroff(void)620*4882a593Smuzhiyun static void imx6_pm_stby_poweroff(void)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun gic_cpu_if_down(0);
623*4882a593Smuzhiyun imx6_set_lpm(STOP_POWER_OFF);
624*4882a593Smuzhiyun imx6q_suspend_finish(0);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun mdelay(1000);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun pr_emerg("Unable to poweroff system\n");
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
imx6_pm_stby_poweroff_probe(void)631*4882a593Smuzhiyun static int imx6_pm_stby_poweroff_probe(void)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun if (pm_power_off) {
634*4882a593Smuzhiyun pr_warn("%s: pm_power_off already claimed %p %ps!\n",
635*4882a593Smuzhiyun __func__, pm_power_off, pm_power_off);
636*4882a593Smuzhiyun return -EBUSY;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun pm_power_off = imx6_pm_stby_poweroff;
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
imx6_pm_ccm_init(const char * ccm_compat)643*4882a593Smuzhiyun void __init imx6_pm_ccm_init(const char *ccm_compat)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct device_node *np;
646*4882a593Smuzhiyun u32 val;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, ccm_compat);
649*4882a593Smuzhiyun ccm_base = of_iomap(np, 0);
650*4882a593Smuzhiyun BUG_ON(!ccm_base);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun * Initialize CCM_CLPCR_LPM into RUN mode to avoid ARM core
654*4882a593Smuzhiyun * clock being shut down unexpectedly by WAIT mode.
655*4882a593Smuzhiyun */
656*4882a593Smuzhiyun val = readl_relaxed(ccm_base + CLPCR);
657*4882a593Smuzhiyun val &= ~BM_CLPCR_LPM;
658*4882a593Smuzhiyun writel_relaxed(val, ccm_base + CLPCR);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (of_property_read_bool(np, "fsl,pmic-stby-poweroff"))
661*4882a593Smuzhiyun imx6_pm_stby_poweroff_probe();
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun of_node_put(np);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
imx6q_pm_init(void)666*4882a593Smuzhiyun void __init imx6q_pm_init(void)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun imx6_pm_common_init(&imx6q_pm_data);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
imx6dl_pm_init(void)671*4882a593Smuzhiyun void __init imx6dl_pm_init(void)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun imx6_pm_common_init(&imx6dl_pm_data);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
imx6sl_pm_init(void)676*4882a593Smuzhiyun void __init imx6sl_pm_init(void)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct regmap *gpr;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (cpu_is_imx6sl()) {
681*4882a593Smuzhiyun imx6_pm_common_init(&imx6sl_pm_data);
682*4882a593Smuzhiyun } else {
683*4882a593Smuzhiyun imx6_pm_common_init(&imx6sll_pm_data);
684*4882a593Smuzhiyun gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
685*4882a593Smuzhiyun if (!IS_ERR(gpr))
686*4882a593Smuzhiyun regmap_update_bits(gpr, IOMUXC_GPR5,
687*4882a593Smuzhiyun IMX6SLL_GPR5_AFCG_X_BYPASS_MASK, 0);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
imx6sx_pm_init(void)691*4882a593Smuzhiyun void __init imx6sx_pm_init(void)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun imx6_pm_common_init(&imx6sx_pm_data);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
imx6ul_pm_init(void)696*4882a593Smuzhiyun void __init imx6ul_pm_init(void)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun imx6_pm_common_init(&imx6ul_pm_data);
699*4882a593Smuzhiyun }
700