xref: /OK3568_Linux_fs/kernel/arch/arm/mach-imx/pm-imx5.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/suspend.h>
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/genalloc.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/cacheflush.h>
17*4882a593Smuzhiyun #include <asm/fncpy.h>
18*4882a593Smuzhiyun #include <asm/system_misc.h>
19*4882a593Smuzhiyun #include <asm/tlbflush.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun #include "cpuidle.h"
23*4882a593Smuzhiyun #include "hardware.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MXC_CCM_CLPCR			0x54
26*4882a593Smuzhiyun #define MXC_CCM_CLPCR_LPM_OFFSET	0
27*4882a593Smuzhiyun #define MXC_CCM_CLPCR_LPM_MASK		0x3
28*4882a593Smuzhiyun #define MXC_CCM_CLPCR_STBY_COUNT_OFFSET	9
29*4882a593Smuzhiyun #define MXC_CCM_CLPCR_VSTBY		(0x1 << 8)
30*4882a593Smuzhiyun #define MXC_CCM_CLPCR_SBYOS		(0x1 << 6)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MXC_CORTEXA8_PLAT_LPC		0xc
33*4882a593Smuzhiyun #define MXC_CORTEXA8_PLAT_LPC_DSM	(1 << 0)
34*4882a593Smuzhiyun #define MXC_CORTEXA8_PLAT_LPC_DBG_DSM	(1 << 1)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MXC_SRPG_NEON_SRPGCR		0x280
37*4882a593Smuzhiyun #define MXC_SRPG_ARM_SRPGCR		0x2a0
38*4882a593Smuzhiyun #define MXC_SRPG_EMPGC0_SRPGCR		0x2c0
39*4882a593Smuzhiyun #define MXC_SRPG_EMPGC1_SRPGCR		0x2d0
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MXC_SRPGCR_PCR			1
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun  * The WAIT_UNCLOCKED_POWER_OFF state only requires <= 500ns to exit.
45*4882a593Smuzhiyun  * This is also the lowest power state possible without affecting
46*4882a593Smuzhiyun  * non-cpu parts of the system.  For these reasons, imx5 should default
47*4882a593Smuzhiyun  * to always using this state for cpu idling.  The PM_SUSPEND_STANDBY also
48*4882a593Smuzhiyun  * uses this state and needs to take no action when registers remain confgiured
49*4882a593Smuzhiyun  * for this state.
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun #define IMX5_DEFAULT_CPU_IDLE_STATE WAIT_UNCLOCKED_POWER_OFF
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct imx5_suspend_io_state {
54*4882a593Smuzhiyun 	u32	offset;
55*4882a593Smuzhiyun 	u32	clear;
56*4882a593Smuzhiyun 	u32	set;
57*4882a593Smuzhiyun 	u32	saved_value;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun struct imx5_pm_data {
61*4882a593Smuzhiyun 	phys_addr_t ccm_addr;
62*4882a593Smuzhiyun 	phys_addr_t cortex_addr;
63*4882a593Smuzhiyun 	phys_addr_t gpc_addr;
64*4882a593Smuzhiyun 	phys_addr_t m4if_addr;
65*4882a593Smuzhiyun 	phys_addr_t iomuxc_addr;
66*4882a593Smuzhiyun 	void (*suspend_asm)(void __iomem *ocram_vbase);
67*4882a593Smuzhiyun 	const u32 *suspend_asm_sz;
68*4882a593Smuzhiyun 	const struct imx5_suspend_io_state *suspend_io_config;
69*4882a593Smuzhiyun 	int suspend_io_count;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct imx5_suspend_io_state imx53_suspend_io_config[] = {
73*4882a593Smuzhiyun #define MX53_DSE_HIGHZ_MASK (0x7 << 19)
74*4882a593Smuzhiyun 	{.offset = 0x584, .clear = MX53_DSE_HIGHZ_MASK}, /* DQM0 */
75*4882a593Smuzhiyun 	{.offset = 0x594, .clear = MX53_DSE_HIGHZ_MASK}, /* DQM1 */
76*4882a593Smuzhiyun 	{.offset = 0x560, .clear = MX53_DSE_HIGHZ_MASK}, /* DQM2 */
77*4882a593Smuzhiyun 	{.offset = 0x554, .clear = MX53_DSE_HIGHZ_MASK}, /* DQM3 */
78*4882a593Smuzhiyun 	{.offset = 0x574, .clear = MX53_DSE_HIGHZ_MASK}, /* CAS */
79*4882a593Smuzhiyun 	{.offset = 0x588, .clear = MX53_DSE_HIGHZ_MASK}, /* RAS */
80*4882a593Smuzhiyun 	{.offset = 0x578, .clear = MX53_DSE_HIGHZ_MASK}, /* SDCLK_0 */
81*4882a593Smuzhiyun 	{.offset = 0x570, .clear = MX53_DSE_HIGHZ_MASK}, /* SDCLK_1 */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	{.offset = 0x580, .clear = MX53_DSE_HIGHZ_MASK}, /* SDODT0 */
84*4882a593Smuzhiyun 	{.offset = 0x564, .clear = MX53_DSE_HIGHZ_MASK}, /* SDODT1 */
85*4882a593Smuzhiyun 	{.offset = 0x57c, .clear = MX53_DSE_HIGHZ_MASK}, /* SDQS0 */
86*4882a593Smuzhiyun 	{.offset = 0x590, .clear = MX53_DSE_HIGHZ_MASK}, /* SDQS1 */
87*4882a593Smuzhiyun 	{.offset = 0x568, .clear = MX53_DSE_HIGHZ_MASK}, /* SDQS2 */
88*4882a593Smuzhiyun 	{.offset = 0x558, .clear = MX53_DSE_HIGHZ_MASK}, /* SDSQ3 */
89*4882a593Smuzhiyun 	{.offset = 0x6f0, .clear = MX53_DSE_HIGHZ_MASK}, /* GRP_ADDS */
90*4882a593Smuzhiyun 	{.offset = 0x718, .clear = MX53_DSE_HIGHZ_MASK}, /* GRP_BODS */
91*4882a593Smuzhiyun 	{.offset = 0x71c, .clear = MX53_DSE_HIGHZ_MASK}, /* GRP_B1DS */
92*4882a593Smuzhiyun 	{.offset = 0x728, .clear = MX53_DSE_HIGHZ_MASK}, /* GRP_B2DS */
93*4882a593Smuzhiyun 	{.offset = 0x72c, .clear = MX53_DSE_HIGHZ_MASK}, /* GRP_B3DS */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Controls the CKE signal which is required to leave self refresh */
96*4882a593Smuzhiyun 	{.offset = 0x720, .clear = MX53_DSE_HIGHZ_MASK, .set = 1 << 19}, /* CTLDS */
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const struct imx5_pm_data imx51_pm_data __initconst = {
100*4882a593Smuzhiyun 	.ccm_addr = 0x73fd4000,
101*4882a593Smuzhiyun 	.cortex_addr = 0x83fa0000,
102*4882a593Smuzhiyun 	.gpc_addr = 0x73fd8000,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct imx5_pm_data imx53_pm_data __initconst = {
106*4882a593Smuzhiyun 	.ccm_addr = 0x53fd4000,
107*4882a593Smuzhiyun 	.cortex_addr = 0x63fa0000,
108*4882a593Smuzhiyun 	.gpc_addr = 0x53fd8000,
109*4882a593Smuzhiyun 	.m4if_addr = 0x63fd8000,
110*4882a593Smuzhiyun 	.iomuxc_addr = 0x53fa8000,
111*4882a593Smuzhiyun 	.suspend_asm = &imx53_suspend,
112*4882a593Smuzhiyun 	.suspend_asm_sz = &imx53_suspend_sz,
113*4882a593Smuzhiyun 	.suspend_io_config = imx53_suspend_io_config,
114*4882a593Smuzhiyun 	.suspend_io_count = ARRAY_SIZE(imx53_suspend_io_config),
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MX5_MAX_SUSPEND_IOSTATE ARRAY_SIZE(imx53_suspend_io_config)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * This structure is for passing necessary data for low level ocram
121*4882a593Smuzhiyun  * suspend code(arch/arm/mach-imx/suspend-imx53.S), if this struct
122*4882a593Smuzhiyun  * definition is changed, the offset definition in that file
123*4882a593Smuzhiyun  * must be also changed accordingly otherwise, the suspend to ocram
124*4882a593Smuzhiyun  * function will be broken!
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun struct imx5_cpu_suspend_info {
127*4882a593Smuzhiyun 	void __iomem	*m4if_base;
128*4882a593Smuzhiyun 	void __iomem	*iomuxc_base;
129*4882a593Smuzhiyun 	u32		io_count;
130*4882a593Smuzhiyun 	struct imx5_suspend_io_state io_state[MX5_MAX_SUSPEND_IOSTATE];
131*4882a593Smuzhiyun } __aligned(8);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static void __iomem *ccm_base;
134*4882a593Smuzhiyun static void __iomem *cortex_base;
135*4882a593Smuzhiyun static void __iomem *gpc_base;
136*4882a593Smuzhiyun static void __iomem *suspend_ocram_base;
137*4882a593Smuzhiyun static void (*imx5_suspend_in_ocram_fn)(void __iomem *ocram_vbase);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun  * set cpu low power mode before WFI instruction. This function is called
141*4882a593Smuzhiyun  * mx5 because it can be used for mx51, and mx53.
142*4882a593Smuzhiyun  */
mx5_cpu_lp_set(enum mxc_cpu_pwr_mode mode)143*4882a593Smuzhiyun static void mx5_cpu_lp_set(enum mxc_cpu_pwr_mode mode)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	u32 plat_lpc, arm_srpgcr, ccm_clpcr;
146*4882a593Smuzhiyun 	u32 empgc0, empgc1;
147*4882a593Smuzhiyun 	int stop_mode = 0;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* always allow platform to issue a deep sleep mode request */
150*4882a593Smuzhiyun 	plat_lpc = imx_readl(cortex_base + MXC_CORTEXA8_PLAT_LPC) &
151*4882a593Smuzhiyun 	    ~(MXC_CORTEXA8_PLAT_LPC_DSM);
152*4882a593Smuzhiyun 	ccm_clpcr = imx_readl(ccm_base + MXC_CCM_CLPCR) &
153*4882a593Smuzhiyun 		    ~(MXC_CCM_CLPCR_LPM_MASK);
154*4882a593Smuzhiyun 	arm_srpgcr = imx_readl(gpc_base + MXC_SRPG_ARM_SRPGCR) &
155*4882a593Smuzhiyun 		     ~(MXC_SRPGCR_PCR);
156*4882a593Smuzhiyun 	empgc0 = imx_readl(gpc_base + MXC_SRPG_EMPGC0_SRPGCR) &
157*4882a593Smuzhiyun 		 ~(MXC_SRPGCR_PCR);
158*4882a593Smuzhiyun 	empgc1 = imx_readl(gpc_base + MXC_SRPG_EMPGC1_SRPGCR) &
159*4882a593Smuzhiyun 		 ~(MXC_SRPGCR_PCR);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	switch (mode) {
162*4882a593Smuzhiyun 	case WAIT_CLOCKED:
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	case WAIT_UNCLOCKED:
165*4882a593Smuzhiyun 		ccm_clpcr |= 0x1 << MXC_CCM_CLPCR_LPM_OFFSET;
166*4882a593Smuzhiyun 		break;
167*4882a593Smuzhiyun 	case WAIT_UNCLOCKED_POWER_OFF:
168*4882a593Smuzhiyun 	case STOP_POWER_OFF:
169*4882a593Smuzhiyun 		plat_lpc |= MXC_CORTEXA8_PLAT_LPC_DSM
170*4882a593Smuzhiyun 			    | MXC_CORTEXA8_PLAT_LPC_DBG_DSM;
171*4882a593Smuzhiyun 		if (mode == WAIT_UNCLOCKED_POWER_OFF) {
172*4882a593Smuzhiyun 			ccm_clpcr |= 0x1 << MXC_CCM_CLPCR_LPM_OFFSET;
173*4882a593Smuzhiyun 			ccm_clpcr &= ~MXC_CCM_CLPCR_VSTBY;
174*4882a593Smuzhiyun 			ccm_clpcr &= ~MXC_CCM_CLPCR_SBYOS;
175*4882a593Smuzhiyun 			stop_mode = 0;
176*4882a593Smuzhiyun 		} else {
177*4882a593Smuzhiyun 			ccm_clpcr |= 0x2 << MXC_CCM_CLPCR_LPM_OFFSET;
178*4882a593Smuzhiyun 			ccm_clpcr |= 0x3 << MXC_CCM_CLPCR_STBY_COUNT_OFFSET;
179*4882a593Smuzhiyun 			ccm_clpcr |= MXC_CCM_CLPCR_VSTBY;
180*4882a593Smuzhiyun 			ccm_clpcr |= MXC_CCM_CLPCR_SBYOS;
181*4882a593Smuzhiyun 			stop_mode = 1;
182*4882a593Smuzhiyun 		}
183*4882a593Smuzhiyun 		arm_srpgcr |= MXC_SRPGCR_PCR;
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 	case STOP_POWER_ON:
186*4882a593Smuzhiyun 		ccm_clpcr |= 0x2 << MXC_CCM_CLPCR_LPM_OFFSET;
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun 	default:
189*4882a593Smuzhiyun 		printk(KERN_WARNING "UNKNOWN cpu power mode: %d\n", mode);
190*4882a593Smuzhiyun 		return;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	imx_writel(plat_lpc, cortex_base + MXC_CORTEXA8_PLAT_LPC);
194*4882a593Smuzhiyun 	imx_writel(ccm_clpcr, ccm_base + MXC_CCM_CLPCR);
195*4882a593Smuzhiyun 	imx_writel(arm_srpgcr, gpc_base + MXC_SRPG_ARM_SRPGCR);
196*4882a593Smuzhiyun 	imx_writel(arm_srpgcr, gpc_base + MXC_SRPG_NEON_SRPGCR);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (stop_mode) {
199*4882a593Smuzhiyun 		empgc0 |= MXC_SRPGCR_PCR;
200*4882a593Smuzhiyun 		empgc1 |= MXC_SRPGCR_PCR;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 		imx_writel(empgc0, gpc_base + MXC_SRPG_EMPGC0_SRPGCR);
203*4882a593Smuzhiyun 		imx_writel(empgc1, gpc_base + MXC_SRPG_EMPGC1_SRPGCR);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
mx5_suspend_enter(suspend_state_t state)207*4882a593Smuzhiyun static int mx5_suspend_enter(suspend_state_t state)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	switch (state) {
210*4882a593Smuzhiyun 	case PM_SUSPEND_MEM:
211*4882a593Smuzhiyun 		mx5_cpu_lp_set(STOP_POWER_OFF);
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	case PM_SUSPEND_STANDBY:
214*4882a593Smuzhiyun 		/* DEFAULT_IDLE_STATE already configured */
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	default:
217*4882a593Smuzhiyun 		return -EINVAL;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (state == PM_SUSPEND_MEM) {
221*4882a593Smuzhiyun 		local_flush_tlb_all();
222*4882a593Smuzhiyun 		flush_cache_all();
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		/*clear the EMPGC0/1 bits */
225*4882a593Smuzhiyun 		imx_writel(0, gpc_base + MXC_SRPG_EMPGC0_SRPGCR);
226*4882a593Smuzhiyun 		imx_writel(0, gpc_base + MXC_SRPG_EMPGC1_SRPGCR);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		if (imx5_suspend_in_ocram_fn)
229*4882a593Smuzhiyun 			imx5_suspend_in_ocram_fn(suspend_ocram_base);
230*4882a593Smuzhiyun 		else
231*4882a593Smuzhiyun 			cpu_do_idle();
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	} else {
234*4882a593Smuzhiyun 		cpu_do_idle();
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* return registers to default idle state */
238*4882a593Smuzhiyun 	mx5_cpu_lp_set(IMX5_DEFAULT_CPU_IDLE_STATE);
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
mx5_pm_valid(suspend_state_t state)242*4882a593Smuzhiyun static int mx5_pm_valid(suspend_state_t state)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	return (state > PM_SUSPEND_ON && state <= PM_SUSPEND_MAX);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static const struct platform_suspend_ops mx5_suspend_ops = {
248*4882a593Smuzhiyun 	.valid = mx5_pm_valid,
249*4882a593Smuzhiyun 	.enter = mx5_suspend_enter,
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun 
imx5_cpu_do_idle(void)252*4882a593Smuzhiyun static inline int imx5_cpu_do_idle(void)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	int ret = tzic_enable_wake();
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (likely(!ret))
257*4882a593Smuzhiyun 		cpu_do_idle();
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return ret;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
imx5_pm_idle(void)262*4882a593Smuzhiyun static void imx5_pm_idle(void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	imx5_cpu_do_idle();
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
imx_suspend_alloc_ocram(size_t size,void __iomem ** virt_out,phys_addr_t * phys_out)267*4882a593Smuzhiyun static int __init imx_suspend_alloc_ocram(
268*4882a593Smuzhiyun 				size_t size,
269*4882a593Smuzhiyun 				void __iomem **virt_out,
270*4882a593Smuzhiyun 				phys_addr_t *phys_out)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct device_node *node;
273*4882a593Smuzhiyun 	struct platform_device *pdev;
274*4882a593Smuzhiyun 	struct gen_pool *ocram_pool;
275*4882a593Smuzhiyun 	unsigned long ocram_base;
276*4882a593Smuzhiyun 	void __iomem *virt;
277*4882a593Smuzhiyun 	phys_addr_t phys;
278*4882a593Smuzhiyun 	int ret = 0;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Copied from imx6: TODO factorize */
281*4882a593Smuzhiyun 	node = of_find_compatible_node(NULL, NULL, "mmio-sram");
282*4882a593Smuzhiyun 	if (!node) {
283*4882a593Smuzhiyun 		pr_warn("%s: failed to find ocram node!\n", __func__);
284*4882a593Smuzhiyun 		return -ENODEV;
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	pdev = of_find_device_by_node(node);
288*4882a593Smuzhiyun 	if (!pdev) {
289*4882a593Smuzhiyun 		pr_warn("%s: failed to find ocram device!\n", __func__);
290*4882a593Smuzhiyun 		ret = -ENODEV;
291*4882a593Smuzhiyun 		goto put_node;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	ocram_pool = gen_pool_get(&pdev->dev, NULL);
295*4882a593Smuzhiyun 	if (!ocram_pool) {
296*4882a593Smuzhiyun 		pr_warn("%s: ocram pool unavailable!\n", __func__);
297*4882a593Smuzhiyun 		ret = -ENODEV;
298*4882a593Smuzhiyun 		goto put_device;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	ocram_base = gen_pool_alloc(ocram_pool, size);
302*4882a593Smuzhiyun 	if (!ocram_base) {
303*4882a593Smuzhiyun 		pr_warn("%s: unable to alloc ocram!\n", __func__);
304*4882a593Smuzhiyun 		ret = -ENOMEM;
305*4882a593Smuzhiyun 		goto put_device;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	phys = gen_pool_virt_to_phys(ocram_pool, ocram_base);
309*4882a593Smuzhiyun 	virt = __arm_ioremap_exec(phys, size, false);
310*4882a593Smuzhiyun 	if (phys_out)
311*4882a593Smuzhiyun 		*phys_out = phys;
312*4882a593Smuzhiyun 	if (virt_out)
313*4882a593Smuzhiyun 		*virt_out = virt;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun put_device:
316*4882a593Smuzhiyun 	put_device(&pdev->dev);
317*4882a593Smuzhiyun put_node:
318*4882a593Smuzhiyun 	of_node_put(node);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return ret;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
imx5_suspend_init(const struct imx5_pm_data * soc_data)323*4882a593Smuzhiyun static int __init imx5_suspend_init(const struct imx5_pm_data *soc_data)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct imx5_cpu_suspend_info *suspend_info;
326*4882a593Smuzhiyun 	int ret;
327*4882a593Smuzhiyun 	/* Need this to avoid compile error due to const typeof in fncpy.h */
328*4882a593Smuzhiyun 	void (*suspend_asm)(void __iomem *) = soc_data->suspend_asm;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (!suspend_asm)
331*4882a593Smuzhiyun 		return 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (!soc_data->suspend_asm_sz || !*soc_data->suspend_asm_sz)
334*4882a593Smuzhiyun 		return -EINVAL;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ret = imx_suspend_alloc_ocram(
337*4882a593Smuzhiyun 		*soc_data->suspend_asm_sz + sizeof(*suspend_info),
338*4882a593Smuzhiyun 		&suspend_ocram_base, NULL);
339*4882a593Smuzhiyun 	if (ret)
340*4882a593Smuzhiyun 		return ret;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	suspend_info = suspend_ocram_base;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	suspend_info->io_count = soc_data->suspend_io_count;
345*4882a593Smuzhiyun 	memcpy(suspend_info->io_state, soc_data->suspend_io_config,
346*4882a593Smuzhiyun 	       sizeof(*suspend_info->io_state) * soc_data->suspend_io_count);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	suspend_info->m4if_base = ioremap(soc_data->m4if_addr, SZ_16K);
349*4882a593Smuzhiyun 	if (!suspend_info->m4if_base) {
350*4882a593Smuzhiyun 		ret = -ENOMEM;
351*4882a593Smuzhiyun 		goto failed_map_m4if;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	suspend_info->iomuxc_base = ioremap(soc_data->iomuxc_addr, SZ_16K);
355*4882a593Smuzhiyun 	if (!suspend_info->iomuxc_base) {
356*4882a593Smuzhiyun 		ret = -ENOMEM;
357*4882a593Smuzhiyun 		goto failed_map_iomuxc;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	imx5_suspend_in_ocram_fn = fncpy(
361*4882a593Smuzhiyun 		suspend_ocram_base + sizeof(*suspend_info),
362*4882a593Smuzhiyun 		suspend_asm,
363*4882a593Smuzhiyun 		*soc_data->suspend_asm_sz);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun failed_map_iomuxc:
368*4882a593Smuzhiyun 	iounmap(suspend_info->m4if_base);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun failed_map_m4if:
371*4882a593Smuzhiyun 	return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
imx5_pm_common_init(const struct imx5_pm_data * data)374*4882a593Smuzhiyun static int __init imx5_pm_common_init(const struct imx5_pm_data *data)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	int ret;
377*4882a593Smuzhiyun 	struct clk *gpc_dvfs_clk = clk_get(NULL, "gpc_dvfs");
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (IS_ERR(gpc_dvfs_clk))
380*4882a593Smuzhiyun 		return PTR_ERR(gpc_dvfs_clk);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	ret = clk_prepare_enable(gpc_dvfs_clk);
383*4882a593Smuzhiyun 	if (ret)
384*4882a593Smuzhiyun 		return ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	arm_pm_idle = imx5_pm_idle;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	ccm_base = ioremap(data->ccm_addr, SZ_16K);
389*4882a593Smuzhiyun 	cortex_base = ioremap(data->cortex_addr, SZ_16K);
390*4882a593Smuzhiyun 	gpc_base = ioremap(data->gpc_addr, SZ_16K);
391*4882a593Smuzhiyun 	WARN_ON(!ccm_base || !cortex_base || !gpc_base);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* Set the registers to the default cpu idle state. */
394*4882a593Smuzhiyun 	mx5_cpu_lp_set(IMX5_DEFAULT_CPU_IDLE_STATE);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	ret = imx5_cpuidle_init();
397*4882a593Smuzhiyun 	if (ret)
398*4882a593Smuzhiyun 		pr_warn("%s: cpuidle init failed %d\n", __func__, ret);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ret = imx5_suspend_init(data);
401*4882a593Smuzhiyun 	if (ret)
402*4882a593Smuzhiyun 		pr_warn("%s: No DDR LPM support with suspend %d!\n",
403*4882a593Smuzhiyun 			__func__, ret);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	suspend_set_ops(&mx5_suspend_ops);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
imx51_pm_init(void)410*4882a593Smuzhiyun void __init imx51_pm_init(void)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_SOC_IMX51))
413*4882a593Smuzhiyun 		imx5_pm_common_init(&imx51_pm_data);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
imx53_pm_init(void)416*4882a593Smuzhiyun void __init imx53_pm_init(void)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_SOC_IMX53))
419*4882a593Smuzhiyun 		imx5_pm_common_init(&imx53_pm_data);
420*4882a593Smuzhiyun }
421