1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2017 NXP
4*4882a593Smuzhiyun * Copyright 2011,2016 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun * Copyright 2011 Linaro Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/hrtimer.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/perf_event.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MMDC_MAPSR 0x404
23*4882a593Smuzhiyun #define BP_MMDC_MAPSR_PSD 0
24*4882a593Smuzhiyun #define BP_MMDC_MAPSR_PSS 4
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MMDC_MDMISC 0x18
27*4882a593Smuzhiyun #define BM_MMDC_MDMISC_DDR_TYPE 0x18
28*4882a593Smuzhiyun #define BP_MMDC_MDMISC_DDR_TYPE 0x3
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define TOTAL_CYCLES 0x0
31*4882a593Smuzhiyun #define BUSY_CYCLES 0x1
32*4882a593Smuzhiyun #define READ_ACCESSES 0x2
33*4882a593Smuzhiyun #define WRITE_ACCESSES 0x3
34*4882a593Smuzhiyun #define READ_BYTES 0x4
35*4882a593Smuzhiyun #define WRITE_BYTES 0x5
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Enables, resets, freezes, overflow profiling*/
38*4882a593Smuzhiyun #define DBG_DIS 0x0
39*4882a593Smuzhiyun #define DBG_EN 0x1
40*4882a593Smuzhiyun #define DBG_RST 0x2
41*4882a593Smuzhiyun #define PRF_FRZ 0x4
42*4882a593Smuzhiyun #define CYC_OVF 0x8
43*4882a593Smuzhiyun #define PROFILE_SEL 0x10
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define MMDC_MADPCR0 0x410
46*4882a593Smuzhiyun #define MMDC_MADPCR1 0x414
47*4882a593Smuzhiyun #define MMDC_MADPSR0 0x418
48*4882a593Smuzhiyun #define MMDC_MADPSR1 0x41C
49*4882a593Smuzhiyun #define MMDC_MADPSR2 0x420
50*4882a593Smuzhiyun #define MMDC_MADPSR3 0x424
51*4882a593Smuzhiyun #define MMDC_MADPSR4 0x428
52*4882a593Smuzhiyun #define MMDC_MADPSR5 0x42C
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define MMDC_NUM_COUNTERS 6
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define MMDC_FLAG_PROFILE_SEL 0x1
57*4882a593Smuzhiyun #define MMDC_PRF_AXI_ID_CLEAR 0x0
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define to_mmdc_pmu(p) container_of(p, struct mmdc_pmu, pmu)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static int ddr_type;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct fsl_mmdc_devtype_data {
64*4882a593Smuzhiyun unsigned int flags;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct fsl_mmdc_devtype_data imx6q_data = {
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct fsl_mmdc_devtype_data imx6qp_data = {
71*4882a593Smuzhiyun .flags = MMDC_FLAG_PROFILE_SEL,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct of_device_id imx_mmdc_dt_ids[] = {
75*4882a593Smuzhiyun { .compatible = "fsl,imx6q-mmdc", .data = (void *)&imx6q_data},
76*4882a593Smuzhiyun { .compatible = "fsl,imx6qp-mmdc", .data = (void *)&imx6qp_data},
77*4882a593Smuzhiyun { /* sentinel */ }
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifdef CONFIG_PERF_EVENTS
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static enum cpuhp_state cpuhp_mmdc_state;
83*4882a593Smuzhiyun static DEFINE_IDA(mmdc_ida);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(total-cycles, mmdc_pmu_total_cycles, "event=0x00")
86*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(busy-cycles, mmdc_pmu_busy_cycles, "event=0x01")
87*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(read-accesses, mmdc_pmu_read_accesses, "event=0x02")
88*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(write-accesses, mmdc_pmu_write_accesses, "event=0x03")
89*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(read-bytes, mmdc_pmu_read_bytes, "event=0x04")
90*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(read-bytes.unit, mmdc_pmu_read_bytes_unit, "MB");
91*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(read-bytes.scale, mmdc_pmu_read_bytes_scale, "0.000001");
92*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(write-bytes, mmdc_pmu_write_bytes, "event=0x05")
93*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(write-bytes.unit, mmdc_pmu_write_bytes_unit, "MB");
94*4882a593Smuzhiyun PMU_EVENT_ATTR_STRING(write-bytes.scale, mmdc_pmu_write_bytes_scale, "0.000001");
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct mmdc_pmu {
97*4882a593Smuzhiyun struct pmu pmu;
98*4882a593Smuzhiyun void __iomem *mmdc_base;
99*4882a593Smuzhiyun cpumask_t cpu;
100*4882a593Smuzhiyun struct hrtimer hrtimer;
101*4882a593Smuzhiyun unsigned int active_events;
102*4882a593Smuzhiyun struct device *dev;
103*4882a593Smuzhiyun struct perf_event *mmdc_events[MMDC_NUM_COUNTERS];
104*4882a593Smuzhiyun struct hlist_node node;
105*4882a593Smuzhiyun struct fsl_mmdc_devtype_data *devtype_data;
106*4882a593Smuzhiyun struct clk *mmdc_ipg_clk;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * Polling period is set to one second, overflow of total-cycles (the fastest
111*4882a593Smuzhiyun * increasing counter) takes ten seconds so one second is safe
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun static unsigned int mmdc_pmu_poll_period_us = 1000000;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun module_param_named(pmu_pmu_poll_period_us, mmdc_pmu_poll_period_us, uint,
116*4882a593Smuzhiyun S_IRUGO | S_IWUSR);
117*4882a593Smuzhiyun
mmdc_pmu_timer_period(void)118*4882a593Smuzhiyun static ktime_t mmdc_pmu_timer_period(void)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun return ns_to_ktime((u64)mmdc_pmu_poll_period_us * 1000);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
mmdc_pmu_cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)123*4882a593Smuzhiyun static ssize_t mmdc_pmu_cpumask_show(struct device *dev,
124*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = dev_get_drvdata(dev);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return cpumap_print_to_pagebuf(true, buf, &pmu_mmdc->cpu);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static struct device_attribute mmdc_pmu_cpumask_attr =
132*4882a593Smuzhiyun __ATTR(cpumask, S_IRUGO, mmdc_pmu_cpumask_show, NULL);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static struct attribute *mmdc_pmu_cpumask_attrs[] = {
135*4882a593Smuzhiyun &mmdc_pmu_cpumask_attr.attr,
136*4882a593Smuzhiyun NULL,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct attribute_group mmdc_pmu_cpumask_attr_group = {
140*4882a593Smuzhiyun .attrs = mmdc_pmu_cpumask_attrs,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static struct attribute *mmdc_pmu_events_attrs[] = {
144*4882a593Smuzhiyun &mmdc_pmu_total_cycles.attr.attr,
145*4882a593Smuzhiyun &mmdc_pmu_busy_cycles.attr.attr,
146*4882a593Smuzhiyun &mmdc_pmu_read_accesses.attr.attr,
147*4882a593Smuzhiyun &mmdc_pmu_write_accesses.attr.attr,
148*4882a593Smuzhiyun &mmdc_pmu_read_bytes.attr.attr,
149*4882a593Smuzhiyun &mmdc_pmu_read_bytes_unit.attr.attr,
150*4882a593Smuzhiyun &mmdc_pmu_read_bytes_scale.attr.attr,
151*4882a593Smuzhiyun &mmdc_pmu_write_bytes.attr.attr,
152*4882a593Smuzhiyun &mmdc_pmu_write_bytes_unit.attr.attr,
153*4882a593Smuzhiyun &mmdc_pmu_write_bytes_scale.attr.attr,
154*4882a593Smuzhiyun NULL,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct attribute_group mmdc_pmu_events_attr_group = {
158*4882a593Smuzhiyun .name = "events",
159*4882a593Smuzhiyun .attrs = mmdc_pmu_events_attrs,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun PMU_FORMAT_ATTR(event, "config:0-63");
163*4882a593Smuzhiyun PMU_FORMAT_ATTR(axi_id, "config1:0-63");
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static struct attribute *mmdc_pmu_format_attrs[] = {
166*4882a593Smuzhiyun &format_attr_event.attr,
167*4882a593Smuzhiyun &format_attr_axi_id.attr,
168*4882a593Smuzhiyun NULL,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct attribute_group mmdc_pmu_format_attr_group = {
172*4882a593Smuzhiyun .name = "format",
173*4882a593Smuzhiyun .attrs = mmdc_pmu_format_attrs,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct attribute_group *attr_groups[] = {
177*4882a593Smuzhiyun &mmdc_pmu_events_attr_group,
178*4882a593Smuzhiyun &mmdc_pmu_format_attr_group,
179*4882a593Smuzhiyun &mmdc_pmu_cpumask_attr_group,
180*4882a593Smuzhiyun NULL,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
mmdc_pmu_read_counter(struct mmdc_pmu * pmu_mmdc,int cfg)183*4882a593Smuzhiyun static u32 mmdc_pmu_read_counter(struct mmdc_pmu *pmu_mmdc, int cfg)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun void __iomem *mmdc_base, *reg;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun mmdc_base = pmu_mmdc->mmdc_base;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun switch (cfg) {
190*4882a593Smuzhiyun case TOTAL_CYCLES:
191*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPSR0;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case BUSY_CYCLES:
194*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPSR1;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case READ_ACCESSES:
197*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPSR2;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case WRITE_ACCESSES:
200*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPSR3;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case READ_BYTES:
203*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPSR4;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case WRITE_BYTES:
206*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPSR5;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun default:
209*4882a593Smuzhiyun return WARN_ONCE(1,
210*4882a593Smuzhiyun "invalid configuration %d for mmdc counter", cfg);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun return readl(reg);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
mmdc_pmu_offline_cpu(unsigned int cpu,struct hlist_node * node)215*4882a593Smuzhiyun static int mmdc_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = hlist_entry_safe(node, struct mmdc_pmu, node);
218*4882a593Smuzhiyun int target;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (!cpumask_test_and_clear_cpu(cpu, &pmu_mmdc->cpu))
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun target = cpumask_any_but(cpu_online_mask, cpu);
224*4882a593Smuzhiyun if (target >= nr_cpu_ids)
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun perf_pmu_migrate_context(&pmu_mmdc->pmu, cpu, target);
228*4882a593Smuzhiyun cpumask_set_cpu(target, &pmu_mmdc->cpu);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
mmdc_pmu_group_event_is_valid(struct perf_event * event,struct pmu * pmu,unsigned long * used_counters)233*4882a593Smuzhiyun static bool mmdc_pmu_group_event_is_valid(struct perf_event *event,
234*4882a593Smuzhiyun struct pmu *pmu,
235*4882a593Smuzhiyun unsigned long *used_counters)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun int cfg = event->attr.config;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (is_software_event(event))
240*4882a593Smuzhiyun return true;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (event->pmu != pmu)
243*4882a593Smuzhiyun return false;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return !test_and_set_bit(cfg, used_counters);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * Each event has a single fixed-purpose counter, so we can only have a
250*4882a593Smuzhiyun * single active event for each at any point in time. Here we just check
251*4882a593Smuzhiyun * for duplicates, and rely on mmdc_pmu_event_init to verify that the HW
252*4882a593Smuzhiyun * event numbers are valid.
253*4882a593Smuzhiyun */
mmdc_pmu_group_is_valid(struct perf_event * event)254*4882a593Smuzhiyun static bool mmdc_pmu_group_is_valid(struct perf_event *event)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct pmu *pmu = event->pmu;
257*4882a593Smuzhiyun struct perf_event *leader = event->group_leader;
258*4882a593Smuzhiyun struct perf_event *sibling;
259*4882a593Smuzhiyun unsigned long counter_mask = 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun set_bit(leader->attr.config, &counter_mask);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (event != leader) {
264*4882a593Smuzhiyun if (!mmdc_pmu_group_event_is_valid(event, pmu, &counter_mask))
265*4882a593Smuzhiyun return false;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun for_each_sibling_event(sibling, leader) {
269*4882a593Smuzhiyun if (!mmdc_pmu_group_event_is_valid(sibling, pmu, &counter_mask))
270*4882a593Smuzhiyun return false;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return true;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
mmdc_pmu_event_init(struct perf_event * event)276*4882a593Smuzhiyun static int mmdc_pmu_event_init(struct perf_event *event)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
279*4882a593Smuzhiyun int cfg = event->attr.config;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (event->attr.type != event->pmu->type)
282*4882a593Smuzhiyun return -ENOENT;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
285*4882a593Smuzhiyun return -EOPNOTSUPP;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (event->cpu < 0) {
288*4882a593Smuzhiyun dev_warn(pmu_mmdc->dev, "Can't provide per-task data!\n");
289*4882a593Smuzhiyun return -EOPNOTSUPP;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (event->attr.sample_period)
293*4882a593Smuzhiyun return -EINVAL;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (cfg < 0 || cfg >= MMDC_NUM_COUNTERS)
296*4882a593Smuzhiyun return -EINVAL;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (!mmdc_pmu_group_is_valid(event))
299*4882a593Smuzhiyun return -EINVAL;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun event->cpu = cpumask_first(&pmu_mmdc->cpu);
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
mmdc_pmu_event_update(struct perf_event * event)305*4882a593Smuzhiyun static void mmdc_pmu_event_update(struct perf_event *event)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
308*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
309*4882a593Smuzhiyun u64 delta, prev_raw_count, new_raw_count;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun do {
312*4882a593Smuzhiyun prev_raw_count = local64_read(&hwc->prev_count);
313*4882a593Smuzhiyun new_raw_count = mmdc_pmu_read_counter(pmu_mmdc,
314*4882a593Smuzhiyun event->attr.config);
315*4882a593Smuzhiyun } while (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
316*4882a593Smuzhiyun new_raw_count) != prev_raw_count);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun delta = (new_raw_count - prev_raw_count) & 0xFFFFFFFF;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun local64_add(delta, &event->count);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
mmdc_pmu_event_start(struct perf_event * event,int flags)323*4882a593Smuzhiyun static void mmdc_pmu_event_start(struct perf_event *event, int flags)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
326*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
327*4882a593Smuzhiyun void __iomem *mmdc_base, *reg;
328*4882a593Smuzhiyun u32 val;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun mmdc_base = pmu_mmdc->mmdc_base;
331*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPCR0;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * hrtimer is required because mmdc does not provide an interrupt so
335*4882a593Smuzhiyun * polling is necessary
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun hrtimer_start(&pmu_mmdc->hrtimer, mmdc_pmu_timer_period(),
338*4882a593Smuzhiyun HRTIMER_MODE_REL_PINNED);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun local64_set(&hwc->prev_count, 0);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun writel(DBG_RST, reg);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun * Write the AXI id parameter to MADPCR1.
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun val = event->attr.config1;
348*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPCR1;
349*4882a593Smuzhiyun writel(val, reg);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPCR0;
352*4882a593Smuzhiyun val = DBG_EN;
353*4882a593Smuzhiyun if (pmu_mmdc->devtype_data->flags & MMDC_FLAG_PROFILE_SEL)
354*4882a593Smuzhiyun val |= PROFILE_SEL;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun writel(val, reg);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
mmdc_pmu_event_add(struct perf_event * event,int flags)359*4882a593Smuzhiyun static int mmdc_pmu_event_add(struct perf_event *event, int flags)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
362*4882a593Smuzhiyun struct hw_perf_event *hwc = &event->hw;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun int cfg = event->attr.config;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (flags & PERF_EF_START)
367*4882a593Smuzhiyun mmdc_pmu_event_start(event, flags);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (pmu_mmdc->mmdc_events[cfg] != NULL)
370*4882a593Smuzhiyun return -EAGAIN;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun pmu_mmdc->mmdc_events[cfg] = event;
373*4882a593Smuzhiyun pmu_mmdc->active_events++;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun local64_set(&hwc->prev_count, mmdc_pmu_read_counter(pmu_mmdc, cfg));
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
mmdc_pmu_event_stop(struct perf_event * event,int flags)380*4882a593Smuzhiyun static void mmdc_pmu_event_stop(struct perf_event *event, int flags)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
383*4882a593Smuzhiyun void __iomem *mmdc_base, *reg;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun mmdc_base = pmu_mmdc->mmdc_base;
386*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPCR0;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun writel(PRF_FRZ, reg);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun reg = mmdc_base + MMDC_MADPCR1;
391*4882a593Smuzhiyun writel(MMDC_PRF_AXI_ID_CLEAR, reg);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun mmdc_pmu_event_update(event);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
mmdc_pmu_event_del(struct perf_event * event,int flags)396*4882a593Smuzhiyun static void mmdc_pmu_event_del(struct perf_event *event, int flags)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
399*4882a593Smuzhiyun int cfg = event->attr.config;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun pmu_mmdc->mmdc_events[cfg] = NULL;
402*4882a593Smuzhiyun pmu_mmdc->active_events--;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (pmu_mmdc->active_events == 0)
405*4882a593Smuzhiyun hrtimer_cancel(&pmu_mmdc->hrtimer);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun mmdc_pmu_event_stop(event, PERF_EF_UPDATE);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
mmdc_pmu_overflow_handler(struct mmdc_pmu * pmu_mmdc)410*4882a593Smuzhiyun static void mmdc_pmu_overflow_handler(struct mmdc_pmu *pmu_mmdc)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun int i;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < MMDC_NUM_COUNTERS; i++) {
415*4882a593Smuzhiyun struct perf_event *event = pmu_mmdc->mmdc_events[i];
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (event)
418*4882a593Smuzhiyun mmdc_pmu_event_update(event);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
mmdc_pmu_timer_handler(struct hrtimer * hrtimer)422*4882a593Smuzhiyun static enum hrtimer_restart mmdc_pmu_timer_handler(struct hrtimer *hrtimer)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = container_of(hrtimer, struct mmdc_pmu,
425*4882a593Smuzhiyun hrtimer);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun mmdc_pmu_overflow_handler(pmu_mmdc);
428*4882a593Smuzhiyun hrtimer_forward_now(hrtimer, mmdc_pmu_timer_period());
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return HRTIMER_RESTART;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
mmdc_pmu_init(struct mmdc_pmu * pmu_mmdc,void __iomem * mmdc_base,struct device * dev)433*4882a593Smuzhiyun static int mmdc_pmu_init(struct mmdc_pmu *pmu_mmdc,
434*4882a593Smuzhiyun void __iomem *mmdc_base, struct device *dev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun int mmdc_num;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun *pmu_mmdc = (struct mmdc_pmu) {
439*4882a593Smuzhiyun .pmu = (struct pmu) {
440*4882a593Smuzhiyun .task_ctx_nr = perf_invalid_context,
441*4882a593Smuzhiyun .attr_groups = attr_groups,
442*4882a593Smuzhiyun .event_init = mmdc_pmu_event_init,
443*4882a593Smuzhiyun .add = mmdc_pmu_event_add,
444*4882a593Smuzhiyun .del = mmdc_pmu_event_del,
445*4882a593Smuzhiyun .start = mmdc_pmu_event_start,
446*4882a593Smuzhiyun .stop = mmdc_pmu_event_stop,
447*4882a593Smuzhiyun .read = mmdc_pmu_event_update,
448*4882a593Smuzhiyun .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun .mmdc_base = mmdc_base,
451*4882a593Smuzhiyun .dev = dev,
452*4882a593Smuzhiyun .active_events = 0,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun mmdc_num = ida_simple_get(&mmdc_ida, 0, 0, GFP_KERNEL);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return mmdc_num;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
imx_mmdc_remove(struct platform_device * pdev)460*4882a593Smuzhiyun static int imx_mmdc_remove(struct platform_device *pdev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc = platform_get_drvdata(pdev);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
465*4882a593Smuzhiyun perf_pmu_unregister(&pmu_mmdc->pmu);
466*4882a593Smuzhiyun iounmap(pmu_mmdc->mmdc_base);
467*4882a593Smuzhiyun clk_disable_unprepare(pmu_mmdc->mmdc_ipg_clk);
468*4882a593Smuzhiyun kfree(pmu_mmdc);
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
imx_mmdc_perf_init(struct platform_device * pdev,void __iomem * mmdc_base,struct clk * mmdc_ipg_clk)472*4882a593Smuzhiyun static int imx_mmdc_perf_init(struct platform_device *pdev, void __iomem *mmdc_base,
473*4882a593Smuzhiyun struct clk *mmdc_ipg_clk)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct mmdc_pmu *pmu_mmdc;
476*4882a593Smuzhiyun char *name;
477*4882a593Smuzhiyun int mmdc_num;
478*4882a593Smuzhiyun int ret;
479*4882a593Smuzhiyun const struct of_device_id *of_id =
480*4882a593Smuzhiyun of_match_device(imx_mmdc_dt_ids, &pdev->dev);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun pmu_mmdc = kzalloc(sizeof(*pmu_mmdc), GFP_KERNEL);
483*4882a593Smuzhiyun if (!pmu_mmdc) {
484*4882a593Smuzhiyun pr_err("failed to allocate PMU device!\n");
485*4882a593Smuzhiyun return -ENOMEM;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* The first instance registers the hotplug state */
489*4882a593Smuzhiyun if (!cpuhp_mmdc_state) {
490*4882a593Smuzhiyun ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
491*4882a593Smuzhiyun "perf/arm/mmdc:online", NULL,
492*4882a593Smuzhiyun mmdc_pmu_offline_cpu);
493*4882a593Smuzhiyun if (ret < 0) {
494*4882a593Smuzhiyun pr_err("cpuhp_setup_state_multi failed\n");
495*4882a593Smuzhiyun goto pmu_free;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun cpuhp_mmdc_state = ret;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun mmdc_num = mmdc_pmu_init(pmu_mmdc, mmdc_base, &pdev->dev);
501*4882a593Smuzhiyun pmu_mmdc->mmdc_ipg_clk = mmdc_ipg_clk;
502*4882a593Smuzhiyun if (mmdc_num == 0)
503*4882a593Smuzhiyun name = "mmdc";
504*4882a593Smuzhiyun else
505*4882a593Smuzhiyun name = devm_kasprintf(&pdev->dev,
506*4882a593Smuzhiyun GFP_KERNEL, "mmdc%d", mmdc_num);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun pmu_mmdc->devtype_data = (struct fsl_mmdc_devtype_data *)of_id->data;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun hrtimer_init(&pmu_mmdc->hrtimer, CLOCK_MONOTONIC,
511*4882a593Smuzhiyun HRTIMER_MODE_REL);
512*4882a593Smuzhiyun pmu_mmdc->hrtimer.function = mmdc_pmu_timer_handler;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun cpumask_set_cpu(raw_smp_processor_id(), &pmu_mmdc->cpu);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Register the pmu instance for cpu hotplug */
517*4882a593Smuzhiyun cpuhp_state_add_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ret = perf_pmu_register(&(pmu_mmdc->pmu), name, -1);
520*4882a593Smuzhiyun if (ret)
521*4882a593Smuzhiyun goto pmu_register_err;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun platform_set_drvdata(pdev, pmu_mmdc);
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun pmu_register_err:
527*4882a593Smuzhiyun pr_warn("MMDC Perf PMU failed (%d), disabled\n", ret);
528*4882a593Smuzhiyun cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
529*4882a593Smuzhiyun hrtimer_cancel(&pmu_mmdc->hrtimer);
530*4882a593Smuzhiyun pmu_free:
531*4882a593Smuzhiyun kfree(pmu_mmdc);
532*4882a593Smuzhiyun return ret;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun #else
536*4882a593Smuzhiyun #define imx_mmdc_remove NULL
537*4882a593Smuzhiyun #define imx_mmdc_perf_init(pdev, mmdc_base, mmdc_ipg_clk) 0
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun
imx_mmdc_probe(struct platform_device * pdev)540*4882a593Smuzhiyun static int imx_mmdc_probe(struct platform_device *pdev)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
543*4882a593Smuzhiyun void __iomem *mmdc_base, *reg;
544*4882a593Smuzhiyun struct clk *mmdc_ipg_clk;
545*4882a593Smuzhiyun u32 val;
546*4882a593Smuzhiyun int err;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* the ipg clock is optional */
549*4882a593Smuzhiyun mmdc_ipg_clk = devm_clk_get(&pdev->dev, NULL);
550*4882a593Smuzhiyun if (IS_ERR(mmdc_ipg_clk))
551*4882a593Smuzhiyun mmdc_ipg_clk = NULL;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun err = clk_prepare_enable(mmdc_ipg_clk);
554*4882a593Smuzhiyun if (err) {
555*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to enable mmdc ipg clock.\n");
556*4882a593Smuzhiyun return err;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun mmdc_base = of_iomap(np, 0);
560*4882a593Smuzhiyun WARN_ON(!mmdc_base);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun reg = mmdc_base + MMDC_MDMISC;
563*4882a593Smuzhiyun /* Get ddr type */
564*4882a593Smuzhiyun val = readl_relaxed(reg);
565*4882a593Smuzhiyun ddr_type = (val & BM_MMDC_MDMISC_DDR_TYPE) >>
566*4882a593Smuzhiyun BP_MMDC_MDMISC_DDR_TYPE;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun reg = mmdc_base + MMDC_MAPSR;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* Enable automatic power saving */
571*4882a593Smuzhiyun val = readl_relaxed(reg);
572*4882a593Smuzhiyun val &= ~(1 << BP_MMDC_MAPSR_PSD);
573*4882a593Smuzhiyun writel_relaxed(val, reg);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun err = imx_mmdc_perf_init(pdev, mmdc_base, mmdc_ipg_clk);
576*4882a593Smuzhiyun if (err) {
577*4882a593Smuzhiyun iounmap(mmdc_base);
578*4882a593Smuzhiyun clk_disable_unprepare(mmdc_ipg_clk);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return err;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
imx_mmdc_get_ddr_type(void)584*4882a593Smuzhiyun int imx_mmdc_get_ddr_type(void)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun return ddr_type;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static struct platform_driver imx_mmdc_driver = {
590*4882a593Smuzhiyun .driver = {
591*4882a593Smuzhiyun .name = "imx-mmdc",
592*4882a593Smuzhiyun .of_match_table = imx_mmdc_dt_ids,
593*4882a593Smuzhiyun },
594*4882a593Smuzhiyun .probe = imx_mmdc_probe,
595*4882a593Smuzhiyun .remove = imx_mmdc_remove,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
imx_mmdc_init(void)598*4882a593Smuzhiyun static int __init imx_mmdc_init(void)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun return platform_driver_register(&imx_mmdc_driver);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun postcore_initcall(imx_mmdc_init);
603