xref: /OK3568_Linux_fs/kernel/arch/arm/mach-imx/gpc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * Copyright 2011 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/irqchip.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "common.h"
15*4882a593Smuzhiyun #include "hardware.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define GPC_CNTR		0x0
18*4882a593Smuzhiyun #define GPC_IMR1		0x008
19*4882a593Smuzhiyun #define GPC_PGC_CPU_PDN		0x2a0
20*4882a593Smuzhiyun #define GPC_PGC_CPU_PUPSCR	0x2a4
21*4882a593Smuzhiyun #define GPC_PGC_CPU_PDNSCR	0x2a8
22*4882a593Smuzhiyun #define GPC_PGC_SW2ISO_SHIFT	0x8
23*4882a593Smuzhiyun #define GPC_PGC_SW_SHIFT	0x0
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define GPC_CNTR_L2_PGE_SHIFT	22
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define IMR_NUM			4
28*4882a593Smuzhiyun #define GPC_MAX_IRQS		(IMR_NUM * 32)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static void __iomem *gpc_base;
31*4882a593Smuzhiyun static u32 gpc_wake_irqs[IMR_NUM];
32*4882a593Smuzhiyun static u32 gpc_saved_imrs[IMR_NUM];
33*4882a593Smuzhiyun 
imx_gpc_set_arm_power_up_timing(u32 sw2iso,u32 sw)34*4882a593Smuzhiyun void imx_gpc_set_arm_power_up_timing(u32 sw2iso, u32 sw)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	writel_relaxed((sw2iso << GPC_PGC_SW2ISO_SHIFT) |
37*4882a593Smuzhiyun 		(sw << GPC_PGC_SW_SHIFT), gpc_base + GPC_PGC_CPU_PUPSCR);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
imx_gpc_set_arm_power_down_timing(u32 sw2iso,u32 sw)40*4882a593Smuzhiyun void imx_gpc_set_arm_power_down_timing(u32 sw2iso, u32 sw)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	writel_relaxed((sw2iso << GPC_PGC_SW2ISO_SHIFT) |
43*4882a593Smuzhiyun 		(sw << GPC_PGC_SW_SHIFT), gpc_base + GPC_PGC_CPU_PDNSCR);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
imx_gpc_set_arm_power_in_lpm(bool power_off)46*4882a593Smuzhiyun void imx_gpc_set_arm_power_in_lpm(bool power_off)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	writel_relaxed(power_off, gpc_base + GPC_PGC_CPU_PDN);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
imx_gpc_set_l2_mem_power_in_lpm(bool power_off)51*4882a593Smuzhiyun void imx_gpc_set_l2_mem_power_in_lpm(bool power_off)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	u32 val;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	val = readl_relaxed(gpc_base + GPC_CNTR);
56*4882a593Smuzhiyun 	val &= ~(1 << GPC_CNTR_L2_PGE_SHIFT);
57*4882a593Smuzhiyun 	if (power_off)
58*4882a593Smuzhiyun 		val |= 1 << GPC_CNTR_L2_PGE_SHIFT;
59*4882a593Smuzhiyun 	writel_relaxed(val, gpc_base + GPC_CNTR);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
imx_gpc_pre_suspend(bool arm_power_off)62*4882a593Smuzhiyun void imx_gpc_pre_suspend(bool arm_power_off)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
65*4882a593Smuzhiyun 	int i;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Tell GPC to power off ARM core when suspend */
68*4882a593Smuzhiyun 	if (arm_power_off)
69*4882a593Smuzhiyun 		imx_gpc_set_arm_power_in_lpm(arm_power_off);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	for (i = 0; i < IMR_NUM; i++) {
72*4882a593Smuzhiyun 		gpc_saved_imrs[i] = readl_relaxed(reg_imr1 + i * 4);
73*4882a593Smuzhiyun 		writel_relaxed(~gpc_wake_irqs[i], reg_imr1 + i * 4);
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
imx_gpc_post_resume(void)77*4882a593Smuzhiyun void imx_gpc_post_resume(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
80*4882a593Smuzhiyun 	int i;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* Keep ARM core powered on for other low-power modes */
83*4882a593Smuzhiyun 	imx_gpc_set_arm_power_in_lpm(false);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	for (i = 0; i < IMR_NUM; i++)
86*4882a593Smuzhiyun 		writel_relaxed(gpc_saved_imrs[i], reg_imr1 + i * 4);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
imx_gpc_irq_set_wake(struct irq_data * d,unsigned int on)89*4882a593Smuzhiyun static int imx_gpc_irq_set_wake(struct irq_data *d, unsigned int on)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	unsigned int idx = d->hwirq / 32;
92*4882a593Smuzhiyun 	u32 mask;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	mask = 1 << d->hwirq % 32;
95*4882a593Smuzhiyun 	gpc_wake_irqs[idx] = on ? gpc_wake_irqs[idx] | mask :
96*4882a593Smuzhiyun 				  gpc_wake_irqs[idx] & ~mask;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Do *not* call into the parent, as the GIC doesn't have any
100*4882a593Smuzhiyun 	 * wake-up facility...
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
imx_gpc_mask_all(void)105*4882a593Smuzhiyun void imx_gpc_mask_all(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
108*4882a593Smuzhiyun 	int i;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	for (i = 0; i < IMR_NUM; i++) {
111*4882a593Smuzhiyun 		gpc_saved_imrs[i] = readl_relaxed(reg_imr1 + i * 4);
112*4882a593Smuzhiyun 		writel_relaxed(~0, reg_imr1 + i * 4);
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
imx_gpc_restore_all(void)116*4882a593Smuzhiyun void imx_gpc_restore_all(void)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
119*4882a593Smuzhiyun 	int i;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	for (i = 0; i < IMR_NUM; i++)
122*4882a593Smuzhiyun 		writel_relaxed(gpc_saved_imrs[i], reg_imr1 + i * 4);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
imx_gpc_hwirq_unmask(unsigned int hwirq)125*4882a593Smuzhiyun void imx_gpc_hwirq_unmask(unsigned int hwirq)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	void __iomem *reg;
128*4882a593Smuzhiyun 	u32 val;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	reg = gpc_base + GPC_IMR1 + hwirq / 32 * 4;
131*4882a593Smuzhiyun 	val = readl_relaxed(reg);
132*4882a593Smuzhiyun 	val &= ~(1 << hwirq % 32);
133*4882a593Smuzhiyun 	writel_relaxed(val, reg);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
imx_gpc_hwirq_mask(unsigned int hwirq)136*4882a593Smuzhiyun void imx_gpc_hwirq_mask(unsigned int hwirq)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	void __iomem *reg;
139*4882a593Smuzhiyun 	u32 val;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	reg = gpc_base + GPC_IMR1 + hwirq / 32 * 4;
142*4882a593Smuzhiyun 	val = readl_relaxed(reg);
143*4882a593Smuzhiyun 	val |= 1 << (hwirq % 32);
144*4882a593Smuzhiyun 	writel_relaxed(val, reg);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
imx_gpc_irq_unmask(struct irq_data * d)147*4882a593Smuzhiyun static void imx_gpc_irq_unmask(struct irq_data *d)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	imx_gpc_hwirq_unmask(d->hwirq);
150*4882a593Smuzhiyun 	irq_chip_unmask_parent(d);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
imx_gpc_irq_mask(struct irq_data * d)153*4882a593Smuzhiyun static void imx_gpc_irq_mask(struct irq_data *d)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	imx_gpc_hwirq_mask(d->hwirq);
156*4882a593Smuzhiyun 	irq_chip_mask_parent(d);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static struct irq_chip imx_gpc_chip = {
160*4882a593Smuzhiyun 	.name			= "GPC",
161*4882a593Smuzhiyun 	.irq_eoi		= irq_chip_eoi_parent,
162*4882a593Smuzhiyun 	.irq_mask		= imx_gpc_irq_mask,
163*4882a593Smuzhiyun 	.irq_unmask		= imx_gpc_irq_unmask,
164*4882a593Smuzhiyun 	.irq_retrigger		= irq_chip_retrigger_hierarchy,
165*4882a593Smuzhiyun 	.irq_set_wake		= imx_gpc_irq_set_wake,
166*4882a593Smuzhiyun 	.irq_set_type           = irq_chip_set_type_parent,
167*4882a593Smuzhiyun #ifdef CONFIG_SMP
168*4882a593Smuzhiyun 	.irq_set_affinity	= irq_chip_set_affinity_parent,
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
imx_gpc_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)172*4882a593Smuzhiyun static int imx_gpc_domain_translate(struct irq_domain *d,
173*4882a593Smuzhiyun 				    struct irq_fwspec *fwspec,
174*4882a593Smuzhiyun 				    unsigned long *hwirq,
175*4882a593Smuzhiyun 				    unsigned int *type)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	if (is_of_node(fwspec->fwnode)) {
178*4882a593Smuzhiyun 		if (fwspec->param_count != 3)
179*4882a593Smuzhiyun 			return -EINVAL;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		/* No PPI should point to this domain */
182*4882a593Smuzhiyun 		if (fwspec->param[0] != 0)
183*4882a593Smuzhiyun 			return -EINVAL;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		*hwirq = fwspec->param[1];
186*4882a593Smuzhiyun 		*type = fwspec->param[2];
187*4882a593Smuzhiyun 		return 0;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return -EINVAL;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
imx_gpc_domain_alloc(struct irq_domain * domain,unsigned int irq,unsigned int nr_irqs,void * data)193*4882a593Smuzhiyun static int imx_gpc_domain_alloc(struct irq_domain *domain,
194*4882a593Smuzhiyun 				  unsigned int irq,
195*4882a593Smuzhiyun 				  unsigned int nr_irqs, void *data)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct irq_fwspec *fwspec = data;
198*4882a593Smuzhiyun 	struct irq_fwspec parent_fwspec;
199*4882a593Smuzhiyun 	irq_hw_number_t hwirq;
200*4882a593Smuzhiyun 	int i;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (fwspec->param_count != 3)
203*4882a593Smuzhiyun 		return -EINVAL;	/* Not GIC compliant */
204*4882a593Smuzhiyun 	if (fwspec->param[0] != 0)
205*4882a593Smuzhiyun 		return -EINVAL;	/* No PPI should point to this domain */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	hwirq = fwspec->param[1];
208*4882a593Smuzhiyun 	if (hwirq >= GPC_MAX_IRQS)
209*4882a593Smuzhiyun 		return -EINVAL;	/* Can't deal with this */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < nr_irqs; i++)
212*4882a593Smuzhiyun 		irq_domain_set_hwirq_and_chip(domain, irq + i, hwirq + i,
213*4882a593Smuzhiyun 					      &imx_gpc_chip, NULL);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	parent_fwspec = *fwspec;
216*4882a593Smuzhiyun 	parent_fwspec.fwnode = domain->parent->fwnode;
217*4882a593Smuzhiyun 	return irq_domain_alloc_irqs_parent(domain, irq, nr_irqs,
218*4882a593Smuzhiyun 					    &parent_fwspec);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const struct irq_domain_ops imx_gpc_domain_ops = {
222*4882a593Smuzhiyun 	.translate	= imx_gpc_domain_translate,
223*4882a593Smuzhiyun 	.alloc		= imx_gpc_domain_alloc,
224*4882a593Smuzhiyun 	.free		= irq_domain_free_irqs_common,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
imx_gpc_init(struct device_node * node,struct device_node * parent)227*4882a593Smuzhiyun static int __init imx_gpc_init(struct device_node *node,
228*4882a593Smuzhiyun 			       struct device_node *parent)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct irq_domain *parent_domain, *domain;
231*4882a593Smuzhiyun 	int i;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (!parent) {
234*4882a593Smuzhiyun 		pr_err("%pOF: no parent, giving up\n", node);
235*4882a593Smuzhiyun 		return -ENODEV;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	parent_domain = irq_find_host(parent);
239*4882a593Smuzhiyun 	if (!parent_domain) {
240*4882a593Smuzhiyun 		pr_err("%pOF: unable to obtain parent domain\n", node);
241*4882a593Smuzhiyun 		return -ENXIO;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	gpc_base = of_iomap(node, 0);
245*4882a593Smuzhiyun 	if (WARN_ON(!gpc_base))
246*4882a593Smuzhiyun 	        return -ENOMEM;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	domain = irq_domain_add_hierarchy(parent_domain, 0, GPC_MAX_IRQS,
249*4882a593Smuzhiyun 					  node, &imx_gpc_domain_ops,
250*4882a593Smuzhiyun 					  NULL);
251*4882a593Smuzhiyun 	if (!domain) {
252*4882a593Smuzhiyun 		iounmap(gpc_base);
253*4882a593Smuzhiyun 		return -ENOMEM;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Initially mask all interrupts */
257*4882a593Smuzhiyun 	for (i = 0; i < IMR_NUM; i++)
258*4882a593Smuzhiyun 		writel_relaxed(~0, gpc_base + GPC_IMR1 + i * 4);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/*
261*4882a593Smuzhiyun 	 * Clear the OF_POPULATED flag set in of_irq_init so that
262*4882a593Smuzhiyun 	 * later the GPC power domain driver will not be skipped.
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	of_node_clear_flag(node, OF_POPULATED);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun IRQCHIP_DECLARE(imx_gpc, "fsl,imx6q-gpc", imx_gpc_init);
269*4882a593Smuzhiyun 
imx_gpc_check_dt(void)270*4882a593Smuzhiyun void __init imx_gpc_check_dt(void)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct device_node *np;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-gpc");
275*4882a593Smuzhiyun 	if (WARN_ON(!np))
276*4882a593Smuzhiyun 		return;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (WARN_ON(!of_find_property(np, "interrupt-controller", NULL))) {
279*4882a593Smuzhiyun 		pr_warn("Outdated DT detected, suspend/resume will NOT work\n");
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* map GPC, so that at least CPUidle and WARs keep working */
282*4882a593Smuzhiyun 		gpc_base = of_iomap(np, 0);
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 	of_node_put(np);
285*4882a593Smuzhiyun }
286