xref: /OK3568_Linux_fs/kernel/arch/arm/mach-imx/crmregs-imx3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun  * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_MX3_CRM_REGS_H__
8*4882a593Smuzhiyun #define __ARCH_ARM_MACH_MX3_CRM_REGS_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define CKIH_CLK_FREQ           26000000
11*4882a593Smuzhiyun #define CKIH_CLK_FREQ_27MHZ     27000000
12*4882a593Smuzhiyun #define CKIL_CLK_FREQ           32768
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun extern void __iomem *mx3_ccm_base;
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Register addresses */
17*4882a593Smuzhiyun #define MXC_CCM_CCMR		0x00
18*4882a593Smuzhiyun #define MXC_CCM_PDR0		0x04
19*4882a593Smuzhiyun #define MXC_CCM_PDR1		0x08
20*4882a593Smuzhiyun #define MX35_CCM_PDR2		0x0C
21*4882a593Smuzhiyun #define MXC_CCM_RCSR		0x0C
22*4882a593Smuzhiyun #define MX35_CCM_PDR3		0x10
23*4882a593Smuzhiyun #define MXC_CCM_MPCTL		0x10
24*4882a593Smuzhiyun #define MX35_CCM_PDR4		0x14
25*4882a593Smuzhiyun #define MXC_CCM_UPCTL		0x14
26*4882a593Smuzhiyun #define MX35_CCM_RCSR		0x18
27*4882a593Smuzhiyun #define MXC_CCM_SRPCTL		0x18
28*4882a593Smuzhiyun #define MX35_CCM_MPCTL		0x1C
29*4882a593Smuzhiyun #define MXC_CCM_COSR		0x1C
30*4882a593Smuzhiyun #define MX35_CCM_PPCTL		0x20
31*4882a593Smuzhiyun #define MXC_CCM_CGR0		0x20
32*4882a593Smuzhiyun #define MX35_CCM_ACMR		0x24
33*4882a593Smuzhiyun #define MXC_CCM_CGR1		0x24
34*4882a593Smuzhiyun #define MX35_CCM_COSR		0x28
35*4882a593Smuzhiyun #define MXC_CCM_CGR2		0x28
36*4882a593Smuzhiyun #define MX35_CCM_CGR0		0x2C
37*4882a593Smuzhiyun #define MXC_CCM_WIMR		0x2C
38*4882a593Smuzhiyun #define MX35_CCM_CGR1		0x30
39*4882a593Smuzhiyun #define MXC_CCM_LDC		0x30
40*4882a593Smuzhiyun #define MX35_CCM_CGR2		0x34
41*4882a593Smuzhiyun #define MXC_CCM_DCVR0		0x34
42*4882a593Smuzhiyun #define MX35_CCM_CGR3		0x38
43*4882a593Smuzhiyun #define MXC_CCM_DCVR1		0x38
44*4882a593Smuzhiyun #define MXC_CCM_DCVR2		0x3C
45*4882a593Smuzhiyun #define MXC_CCM_DCVR3		0x40
46*4882a593Smuzhiyun #define MXC_CCM_LTR0		0x44
47*4882a593Smuzhiyun #define MXC_CCM_LTR1		0x48
48*4882a593Smuzhiyun #define MXC_CCM_LTR2		0x4C
49*4882a593Smuzhiyun #define MXC_CCM_LTR3		0x50
50*4882a593Smuzhiyun #define MXC_CCM_LTBR0		0x54
51*4882a593Smuzhiyun #define MXC_CCM_LTBR1		0x58
52*4882a593Smuzhiyun #define MXC_CCM_PMCR0		0x5C
53*4882a593Smuzhiyun #define MXC_CCM_PMCR1		0x60
54*4882a593Smuzhiyun #define MXC_CCM_PDR2		0x64
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Register bit definitions */
57*4882a593Smuzhiyun #define MXC_CCM_CCMR_WBEN                       (1 << 27)
58*4882a593Smuzhiyun #define MXC_CCM_CCMR_CSCS                       (1 << 25)
59*4882a593Smuzhiyun #define MXC_CCM_CCMR_PERCS                      (1 << 24)
60*4882a593Smuzhiyun #define MXC_CCM_CCMR_SSI1S_OFFSET               18
61*4882a593Smuzhiyun #define MXC_CCM_CCMR_SSI1S_MASK                 (0x3 << 18)
62*4882a593Smuzhiyun #define MXC_CCM_CCMR_SSI2S_OFFSET               21
63*4882a593Smuzhiyun #define MXC_CCM_CCMR_SSI2S_MASK                 (0x3 << 21)
64*4882a593Smuzhiyun #define MXC_CCM_CCMR_LPM_OFFSET                 14
65*4882a593Smuzhiyun #define MXC_CCM_CCMR_LPM_MASK                   (0x3 << 14)
66*4882a593Smuzhiyun #define MXC_CCM_CCMR_LPM_WAIT_MX35		(0x1 << 14)
67*4882a593Smuzhiyun #define MXC_CCM_CCMR_FIRS_OFFSET                11
68*4882a593Smuzhiyun #define MXC_CCM_CCMR_FIRS_MASK                  (0x3 << 11)
69*4882a593Smuzhiyun #define MXC_CCM_CCMR_UPE                        (1 << 9)
70*4882a593Smuzhiyun #define MXC_CCM_CCMR_SPE                        (1 << 8)
71*4882a593Smuzhiyun #define MXC_CCM_CCMR_MDS                        (1 << 7)
72*4882a593Smuzhiyun #define MXC_CCM_CCMR_SBYCS                      (1 << 4)
73*4882a593Smuzhiyun #define MXC_CCM_CCMR_MPE                        (1 << 3)
74*4882a593Smuzhiyun #define MXC_CCM_CCMR_PRCS_OFFSET                1
75*4882a593Smuzhiyun #define MXC_CCM_CCMR_PRCS_MASK                  (0x3 << 1)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MXC_CCM_PDR0_CSI_PODF_OFFSET            26
78*4882a593Smuzhiyun #define MXC_CCM_PDR0_CSI_PODF_MASK              (0x3F << 26)
79*4882a593Smuzhiyun #define MXC_CCM_PDR0_CSI_PRDF_OFFSET            23
80*4882a593Smuzhiyun #define MXC_CCM_PDR0_CSI_PRDF_MASK              (0x7 << 23)
81*4882a593Smuzhiyun #define MXC_CCM_PDR0_PER_PODF_OFFSET            16
82*4882a593Smuzhiyun #define MXC_CCM_PDR0_PER_PODF_MASK              (0x1F << 16)
83*4882a593Smuzhiyun #define MXC_CCM_PDR0_HSP_PODF_OFFSET            11
84*4882a593Smuzhiyun #define MXC_CCM_PDR0_HSP_PODF_MASK              (0x7 << 11)
85*4882a593Smuzhiyun #define MXC_CCM_PDR0_NFC_PODF_OFFSET            8
86*4882a593Smuzhiyun #define MXC_CCM_PDR0_NFC_PODF_MASK              (0x7 << 8)
87*4882a593Smuzhiyun #define MXC_CCM_PDR0_IPG_PODF_OFFSET            6
88*4882a593Smuzhiyun #define MXC_CCM_PDR0_IPG_PODF_MASK              (0x3 << 6)
89*4882a593Smuzhiyun #define MXC_CCM_PDR0_MAX_PODF_OFFSET            3
90*4882a593Smuzhiyun #define MXC_CCM_PDR0_MAX_PODF_MASK              (0x7 << 3)
91*4882a593Smuzhiyun #define MXC_CCM_PDR0_MCU_PODF_OFFSET            0
92*4882a593Smuzhiyun #define MXC_CCM_PDR0_MCU_PODF_MASK              0x7
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define MXC_CCM_PDR1_USB_PRDF_OFFSET            30
95*4882a593Smuzhiyun #define MXC_CCM_PDR1_USB_PRDF_MASK              (0x3 << 30)
96*4882a593Smuzhiyun #define MXC_CCM_PDR1_USB_PODF_OFFSET            27
97*4882a593Smuzhiyun #define MXC_CCM_PDR1_USB_PODF_MASK              (0x7 << 27)
98*4882a593Smuzhiyun #define MXC_CCM_PDR1_FIRI_PRE_PODF_OFFSET       24
99*4882a593Smuzhiyun #define MXC_CCM_PDR1_FIRI_PRE_PODF_MASK         (0x7 << 24)
100*4882a593Smuzhiyun #define MXC_CCM_PDR1_FIRI_PODF_OFFSET           18
101*4882a593Smuzhiyun #define MXC_CCM_PDR1_FIRI_PODF_MASK             (0x3F << 18)
102*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI2_PRE_PODF_OFFSET       15
103*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI2_PRE_PODF_MASK         (0x7 << 15)
104*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI2_PODF_OFFSET           9
105*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI2_PODF_MASK             (0x3F << 9)
106*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI1_PRE_PODF_OFFSET       6
107*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI1_PRE_PODF_MASK         (0x7 << 6)
108*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI1_PODF_OFFSET           0
109*4882a593Smuzhiyun #define MXC_CCM_PDR1_SSI1_PODF_MASK             0x3F
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Bit definitions for RCSR */
112*4882a593Smuzhiyun #define MXC_CCM_RCSR_NF16B			0x80000000
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  * LTR0 register offsets
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun #define MXC_CCM_LTR0_DIV3CK_OFFSET              1
118*4882a593Smuzhiyun #define MXC_CCM_LTR0_DIV3CK_MASK                (0x3 << 1)
119*4882a593Smuzhiyun #define MXC_CCM_LTR0_DNTHR_OFFSET               16
120*4882a593Smuzhiyun #define MXC_CCM_LTR0_DNTHR_MASK                 (0x3F << 16)
121*4882a593Smuzhiyun #define MXC_CCM_LTR0_UPTHR_OFFSET               22
122*4882a593Smuzhiyun #define MXC_CCM_LTR0_UPTHR_MASK                 (0x3F << 22)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * LTR1 register offsets
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun #define MXC_CCM_LTR1_PNCTHR_OFFSET              0
128*4882a593Smuzhiyun #define MXC_CCM_LTR1_PNCTHR_MASK                0x3F
129*4882a593Smuzhiyun #define MXC_CCM_LTR1_UPCNT_OFFSET               6
130*4882a593Smuzhiyun #define MXC_CCM_LTR1_UPCNT_MASK                 (0xFF << 6)
131*4882a593Smuzhiyun #define MXC_CCM_LTR1_DNCNT_OFFSET               14
132*4882a593Smuzhiyun #define MXC_CCM_LTR1_DNCNT_MASK                 (0xFF << 14)
133*4882a593Smuzhiyun #define MXC_CCM_LTR1_LTBRSR_MASK                0x400000
134*4882a593Smuzhiyun #define MXC_CCM_LTR1_LTBRSR_OFFSET              22
135*4882a593Smuzhiyun #define MXC_CCM_LTR1_LTBRSR                     0x400000
136*4882a593Smuzhiyun #define MXC_CCM_LTR1_LTBRSH                     0x800000
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * LTR2 bit definitions. x ranges from 0 for WSW9 to 6 for WSW15
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun #define MXC_CCM_LTR2_WSW_OFFSET(x)              (11 + (x) * 3)
142*4882a593Smuzhiyun #define MXC_CCM_LTR2_WSW_MASK(x)                (0x7 << \
143*4882a593Smuzhiyun 					MXC_CCM_LTR2_WSW_OFFSET((x)))
144*4882a593Smuzhiyun #define MXC_CCM_LTR2_EMAC_OFFSET                0
145*4882a593Smuzhiyun #define MXC_CCM_LTR2_EMAC_MASK                  0x1FF
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * LTR3 bit definitions. x ranges from 0 for WSW0 to 8 for WSW8
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define MXC_CCM_LTR3_WSW_OFFSET(x)              (5 + (x) * 3)
151*4882a593Smuzhiyun #define MXC_CCM_LTR3_WSW_MASK(x)                (0x7 << \
152*4882a593Smuzhiyun 					MXC_CCM_LTR3_WSW_OFFSET((x)))
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP1                    0x80000000
155*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP1_SPLL               (0 << 31)
156*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP1_MPLL               (1 << 31)
157*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP0                    0x40000000
158*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP0_PLL                (0 << 30)
159*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP0_PDR                (1 << 30)
160*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP_MASK                (0x3 << 30)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define DVSUP_TURBO				0
163*4882a593Smuzhiyun #define DVSUP_HIGH				1
164*4882a593Smuzhiyun #define DVSUP_MEDIUM				2
165*4882a593Smuzhiyun #define DVSUP_LOW				3
166*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVSUP_TURBO               (DVSUP_TURBO << 28)
167*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVSUP_HIGH                (DVSUP_HIGH << 28)
168*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVSUP_MEDIUM              (DVSUP_MEDIUM << 28)
169*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVSUP_LOW                 (DVSUP_LOW << 28)
170*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVSUP_OFFSET              28
171*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVSUP_MASK                (0x3 << 28)
172*4882a593Smuzhiyun #define MXC_CCM_PMCR0_UDSC                      0x08000000
173*4882a593Smuzhiyun #define MXC_CCM_PMCR0_UDSC_MASK                 (1 << 27)
174*4882a593Smuzhiyun #define MXC_CCM_PMCR0_UDSC_UP                   (1 << 27)
175*4882a593Smuzhiyun #define MXC_CCM_PMCR0_UDSC_DOWN                 (0 << 27)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_1                   (0x0 << 24)
178*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_2                   (0x1 << 24)
179*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_3                   (0x2 << 24)
180*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_4                   (0x3 << 24)
181*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_5                   (0x4 << 24)
182*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_6                   (0x5 << 24)
183*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_7                   (0x6 << 24)
184*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_8                   (0x7 << 24)
185*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_OFFSET              24
186*4882a593Smuzhiyun #define MXC_CCM_PMCR0_VSCNT_MASK                (0x7 << 24)
187*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVFEV                     0x00800000
188*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVFIS                     0x00400000
189*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBMI                      0x00200000
190*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBFL                      0x00100000
191*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBCF_4                    (0x0 << 18)
192*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBCF_8                    (0x1 << 18)
193*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBCF_12                   (0x2 << 18)
194*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBCF_16                   (0x3 << 18)
195*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBCF_OFFSET               18
196*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBCF_MASK                 (0x3 << 18)
197*4882a593Smuzhiyun #define MXC_CCM_PMCR0_PTVIS                     0x00020000
198*4882a593Smuzhiyun #define MXC_CCM_PMCR0_UPDTEN                    0x00010000
199*4882a593Smuzhiyun #define MXC_CCM_PMCR0_UPDTEN_MASK               (0x1 << 16)
200*4882a593Smuzhiyun #define MXC_CCM_PMCR0_FSVAIM                    0x00008000
201*4882a593Smuzhiyun #define MXC_CCM_PMCR0_FSVAI_OFFSET              13
202*4882a593Smuzhiyun #define MXC_CCM_PMCR0_FSVAI_MASK                (0x3 << 13)
203*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DPVCR                     0x00001000
204*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DPVV                      0x00000800
205*4882a593Smuzhiyun #define MXC_CCM_PMCR0_WFIM                      0x00000400
206*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DRCE3                     0x00000200
207*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DRCE2                     0x00000100
208*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DRCE1                     0x00000080
209*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DRCE0                     0x00000040
210*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DCR                       0x00000020
211*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DVFEN                     0x00000010
212*4882a593Smuzhiyun #define MXC_CCM_PMCR0_PTVAIM                    0x00000008
213*4882a593Smuzhiyun #define MXC_CCM_PMCR0_PTVAI_OFFSET              1
214*4882a593Smuzhiyun #define MXC_CCM_PMCR0_PTVAI_MASK                (0x3 << 1)
215*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DPTEN                     0x00000001
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define MXC_CCM_PMCR1_DVGP_OFFSET               0
218*4882a593Smuzhiyun #define MXC_CCM_PMCR1_DVGP_MASK                 (0xF)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define MXC_CCM_PMCR1_PLLRDIS                      (0x1 << 7)
221*4882a593Smuzhiyun #define MXC_CCM_PMCR1_EMIRQ_EN                      (0x1 << 8)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define MXC_CCM_DCVR_ULV_MASK                   (0x3FF << 22)
224*4882a593Smuzhiyun #define MXC_CCM_DCVR_ULV_OFFSET                 22
225*4882a593Smuzhiyun #define MXC_CCM_DCVR_LLV_MASK                   (0x3FF << 12)
226*4882a593Smuzhiyun #define MXC_CCM_DCVR_LLV_OFFSET                 12
227*4882a593Smuzhiyun #define MXC_CCM_DCVR_ELV_MASK                   (0x3FF << 2)
228*4882a593Smuzhiyun #define MXC_CCM_DCVR_ELV_OFFSET                 2
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define MXC_CCM_PDR2_MST2_PDF_MASK              (0x3F << 7)
231*4882a593Smuzhiyun #define MXC_CCM_PDR2_MST2_PDF_OFFSET            7
232*4882a593Smuzhiyun #define MXC_CCM_PDR2_MST1_PDF_MASK              0x3F
233*4882a593Smuzhiyun #define MXC_CCM_PDR2_MST1_PDF_OFFSET            0
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define MXC_CCM_COSR_CLKOSEL_MASK               0x0F
236*4882a593Smuzhiyun #define MXC_CCM_COSR_CLKOSEL_OFFSET             0
237*4882a593Smuzhiyun #define MXC_CCM_COSR_CLKOUTDIV_MASK             (0x07 << 6)
238*4882a593Smuzhiyun #define MXC_CCM_COSR_CLKOUTDIV_OFFSET           6
239*4882a593Smuzhiyun #define MXC_CCM_COSR_CLKOEN                     (1 << 9)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun  * PMCR0 register offsets
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun #define MXC_CCM_PMCR0_LBFL_OFFSET   20
245*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP0_OFFSET 30
246*4882a593Smuzhiyun #define MXC_CCM_PMCR0_DFSUP1_OFFSET 31
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #endif				/* __ARCH_ARM_MACH_MX3_CRM_REGS_H__ */
249