1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/irqdomain.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <asm/mach/irq.h>
14*4882a593Smuzhiyun #include <asm/exception.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "common.h"
17*4882a593Smuzhiyun #include "hardware.h"
18*4882a593Smuzhiyun #include "irq-common.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define AVIC_INTCNTL 0x00 /* int control reg */
21*4882a593Smuzhiyun #define AVIC_NIMASK 0x04 /* int mask reg */
22*4882a593Smuzhiyun #define AVIC_INTENNUM 0x08 /* int enable number reg */
23*4882a593Smuzhiyun #define AVIC_INTDISNUM 0x0C /* int disable number reg */
24*4882a593Smuzhiyun #define AVIC_INTENABLEH 0x10 /* int enable reg high */
25*4882a593Smuzhiyun #define AVIC_INTENABLEL 0x14 /* int enable reg low */
26*4882a593Smuzhiyun #define AVIC_INTTYPEH 0x18 /* int type reg high */
27*4882a593Smuzhiyun #define AVIC_INTTYPEL 0x1C /* int type reg low */
28*4882a593Smuzhiyun #define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
29*4882a593Smuzhiyun #define AVIC_NIVECSR 0x40 /* norm int vector/status */
30*4882a593Smuzhiyun #define AVIC_FIVECSR 0x44 /* fast int vector/status */
31*4882a593Smuzhiyun #define AVIC_INTSRCH 0x48 /* int source reg high */
32*4882a593Smuzhiyun #define AVIC_INTSRCL 0x4C /* int source reg low */
33*4882a593Smuzhiyun #define AVIC_INTFRCH 0x50 /* int force reg high */
34*4882a593Smuzhiyun #define AVIC_INTFRCL 0x54 /* int force reg low */
35*4882a593Smuzhiyun #define AVIC_NIPNDH 0x58 /* norm int pending high */
36*4882a593Smuzhiyun #define AVIC_NIPNDL 0x5C /* norm int pending low */
37*4882a593Smuzhiyun #define AVIC_FIPNDH 0x60 /* fast int pending high */
38*4882a593Smuzhiyun #define AVIC_FIPNDL 0x64 /* fast int pending low */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define AVIC_NUM_IRQS 64
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* low power interrupt mask registers */
43*4882a593Smuzhiyun #define MX25_CCM_LPIMR0 0x68
44*4882a593Smuzhiyun #define MX25_CCM_LPIMR1 0x6C
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static void __iomem *avic_base;
47*4882a593Smuzhiyun static void __iomem *mx25_ccm_base;
48*4882a593Smuzhiyun static struct irq_domain *domain;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #ifdef CONFIG_FIQ
avic_set_irq_fiq(unsigned int hwirq,unsigned int type)51*4882a593Smuzhiyun static int avic_set_irq_fiq(unsigned int hwirq, unsigned int type)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun unsigned int irqt;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (hwirq >= AVIC_NUM_IRQS)
56*4882a593Smuzhiyun return -EINVAL;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (hwirq < AVIC_NUM_IRQS / 2) {
59*4882a593Smuzhiyun irqt = imx_readl(avic_base + AVIC_INTTYPEL) & ~(1 << hwirq);
60*4882a593Smuzhiyun imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEL);
61*4882a593Smuzhiyun } else {
62*4882a593Smuzhiyun hwirq -= AVIC_NUM_IRQS / 2;
63*4882a593Smuzhiyun irqt = imx_readl(avic_base + AVIC_INTTYPEH) & ~(1 << hwirq);
64*4882a593Smuzhiyun imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEH);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun #endif /* CONFIG_FIQ */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct mxc_extra_irq avic_extra_irq = {
73*4882a593Smuzhiyun #ifdef CONFIG_FIQ
74*4882a593Smuzhiyun .set_irq_fiq = avic_set_irq_fiq,
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #ifdef CONFIG_PM
79*4882a593Smuzhiyun static u32 avic_saved_mask_reg[2];
80*4882a593Smuzhiyun
avic_irq_suspend(struct irq_data * d)81*4882a593Smuzhiyun static void avic_irq_suspend(struct irq_data *d)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
84*4882a593Smuzhiyun struct irq_chip_type *ct = gc->chip_types;
85*4882a593Smuzhiyun int idx = d->hwirq >> 5;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun avic_saved_mask_reg[idx] = imx_readl(avic_base + ct->regs.mask);
88*4882a593Smuzhiyun imx_writel(gc->wake_active, avic_base + ct->regs.mask);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (mx25_ccm_base) {
91*4882a593Smuzhiyun u8 offs = d->hwirq < AVIC_NUM_IRQS / 2 ?
92*4882a593Smuzhiyun MX25_CCM_LPIMR0 : MX25_CCM_LPIMR1;
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * The interrupts which are still enabled will be used as wakeup
95*4882a593Smuzhiyun * sources. Allow those interrupts in low-power mode.
96*4882a593Smuzhiyun * The LPIMR registers use 0 to allow an interrupt, the AVIC
97*4882a593Smuzhiyun * registers use 1.
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun imx_writel(~gc->wake_active, mx25_ccm_base + offs);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
avic_irq_resume(struct irq_data * d)103*4882a593Smuzhiyun static void avic_irq_resume(struct irq_data *d)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
106*4882a593Smuzhiyun struct irq_chip_type *ct = gc->chip_types;
107*4882a593Smuzhiyun int idx = d->hwirq >> 5;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun imx_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (mx25_ccm_base) {
112*4882a593Smuzhiyun u8 offs = d->hwirq < AVIC_NUM_IRQS / 2 ?
113*4882a593Smuzhiyun MX25_CCM_LPIMR0 : MX25_CCM_LPIMR1;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun imx_writel(0xffffffff, mx25_ccm_base + offs);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #else
120*4882a593Smuzhiyun #define avic_irq_suspend NULL
121*4882a593Smuzhiyun #define avic_irq_resume NULL
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun
avic_init_gc(int idx,unsigned int irq_start)124*4882a593Smuzhiyun static __init void avic_init_gc(int idx, unsigned int irq_start)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct irq_chip_generic *gc;
127*4882a593Smuzhiyun struct irq_chip_type *ct;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun gc = irq_alloc_generic_chip("mxc-avic", 1, irq_start, avic_base,
130*4882a593Smuzhiyun handle_level_irq);
131*4882a593Smuzhiyun gc->private = &avic_extra_irq;
132*4882a593Smuzhiyun gc->wake_enabled = IRQ_MSK(32);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ct = gc->chip_types;
135*4882a593Smuzhiyun ct->chip.irq_mask = irq_gc_mask_clr_bit;
136*4882a593Smuzhiyun ct->chip.irq_unmask = irq_gc_mask_set_bit;
137*4882a593Smuzhiyun ct->chip.irq_ack = irq_gc_mask_clr_bit;
138*4882a593Smuzhiyun ct->chip.irq_set_wake = irq_gc_set_wake;
139*4882a593Smuzhiyun ct->chip.irq_suspend = avic_irq_suspend;
140*4882a593Smuzhiyun ct->chip.irq_resume = avic_irq_resume;
141*4882a593Smuzhiyun ct->regs.mask = !idx ? AVIC_INTENABLEL : AVIC_INTENABLEH;
142*4882a593Smuzhiyun ct->regs.ack = ct->regs.mask;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
avic_handle_irq(struct pt_regs * regs)147*4882a593Smuzhiyun static void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun u32 nivector;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun do {
152*4882a593Smuzhiyun nivector = imx_readl(avic_base + AVIC_NIVECSR) >> 16;
153*4882a593Smuzhiyun if (nivector == 0xffff)
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun handle_domain_irq(domain, nivector, regs);
157*4882a593Smuzhiyun } while (1);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun * This function initializes the AVIC hardware and disables all the
162*4882a593Smuzhiyun * interrupts. It registers the interrupt enable and disable functions
163*4882a593Smuzhiyun * to the kernel for each interrupt source.
164*4882a593Smuzhiyun */
mxc_init_irq(void __iomem * irqbase)165*4882a593Smuzhiyun void __init mxc_init_irq(void __iomem *irqbase)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct device_node *np;
168*4882a593Smuzhiyun int irq_base;
169*4882a593Smuzhiyun int i;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun avic_base = irqbase;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,imx25-ccm");
174*4882a593Smuzhiyun mx25_ccm_base = of_iomap(np, 0);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (mx25_ccm_base) {
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * By default, we mask all interrupts. We set the actual mask
179*4882a593Smuzhiyun * before we go into low-power mode.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun imx_writel(0xffffffff, mx25_ccm_base + MX25_CCM_LPIMR0);
182*4882a593Smuzhiyun imx_writel(0xffffffff, mx25_ccm_base + MX25_CCM_LPIMR1);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* put the AVIC into the reset value with
186*4882a593Smuzhiyun * all interrupts disabled
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun imx_writel(0, avic_base + AVIC_INTCNTL);
189*4882a593Smuzhiyun imx_writel(0x1f, avic_base + AVIC_NIMASK);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* disable all interrupts */
192*4882a593Smuzhiyun imx_writel(0, avic_base + AVIC_INTENABLEH);
193*4882a593Smuzhiyun imx_writel(0, avic_base + AVIC_INTENABLEL);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* all IRQ no FIQ */
196*4882a593Smuzhiyun imx_writel(0, avic_base + AVIC_INTTYPEH);
197*4882a593Smuzhiyun imx_writel(0, avic_base + AVIC_INTTYPEL);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun irq_base = irq_alloc_descs(-1, 0, AVIC_NUM_IRQS, numa_node_id());
200*4882a593Smuzhiyun WARN_ON(irq_base < 0);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,avic");
203*4882a593Smuzhiyun domain = irq_domain_add_legacy(np, AVIC_NUM_IRQS, irq_base, 0,
204*4882a593Smuzhiyun &irq_domain_simple_ops, NULL);
205*4882a593Smuzhiyun WARN_ON(!domain);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun for (i = 0; i < AVIC_NUM_IRQS / 32; i++, irq_base += 32)
208*4882a593Smuzhiyun avic_init_gc(i, irq_base);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Set default priority value (0) for all IRQ's */
211*4882a593Smuzhiyun for (i = 0; i < 8; i++)
212*4882a593Smuzhiyun imx_writel(0, avic_base + AVIC_NIPRIORITY(i));
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun set_handle_irq(avic_handle_irq);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #ifdef CONFIG_FIQ
217*4882a593Smuzhiyun /* Initialize FIQ */
218*4882a593Smuzhiyun init_FIQ(FIQ_START);
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun printk(KERN_INFO "MXC IRQ initialized\n");
222*4882a593Smuzhiyun }
223