xref: /OK3568_Linux_fs/kernel/arch/arm/mach-hisi/hotplug.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013 Linaro Ltd.
4*4882a593Smuzhiyun  * Copyright (c) 2013 Hisilicon Limited.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/cpu.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <asm/cacheflush.h>
13*4882a593Smuzhiyun #include <asm/smp_plat.h>
14*4882a593Smuzhiyun #include "core.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Sysctrl registers in Hi3620 SoC */
17*4882a593Smuzhiyun #define SCISOEN				0xc0
18*4882a593Smuzhiyun #define SCISODIS			0xc4
19*4882a593Smuzhiyun #define SCPERPWREN			0xd0
20*4882a593Smuzhiyun #define SCPERPWRDIS			0xd4
21*4882a593Smuzhiyun #define SCCPUCOREEN			0xf4
22*4882a593Smuzhiyun #define SCCPUCOREDIS			0xf8
23*4882a593Smuzhiyun #define SCPERCTRL0			0x200
24*4882a593Smuzhiyun #define SCCPURSTEN			0x410
25*4882a593Smuzhiyun #define SCCPURSTDIS			0x414
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * bit definition in SCISOEN/SCPERPWREN/...
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * CPU2_ISO_CTRL	(1 << 5)
31*4882a593Smuzhiyun  * CPU3_ISO_CTRL	(1 << 6)
32*4882a593Smuzhiyun  * ...
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #define CPU2_ISO_CTRL			(1 << 5)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * bit definition in SCPERCTRL0
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  * CPU0_WFI_MASK_CFG	(1 << 28)
40*4882a593Smuzhiyun  * CPU1_WFI_MASK_CFG	(1 << 29)
41*4882a593Smuzhiyun  * ...
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define CPU0_WFI_MASK_CFG		(1 << 28)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * bit definition in SCCPURSTEN/...
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * CPU0_SRST_REQ_EN	(1 << 0)
49*4882a593Smuzhiyun  * CPU1_SRST_REQ_EN	(1 << 1)
50*4882a593Smuzhiyun  * ...
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun #define CPU0_HPM_SRST_REQ_EN		(1 << 22)
53*4882a593Smuzhiyun #define CPU0_DBG_SRST_REQ_EN		(1 << 12)
54*4882a593Smuzhiyun #define CPU0_NEON_SRST_REQ_EN		(1 << 4)
55*4882a593Smuzhiyun #define CPU0_SRST_REQ_EN		(1 << 0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define HIX5HD2_PERI_CRG20		0x50
58*4882a593Smuzhiyun #define CRG20_CPU1_RESET		(1 << 17)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define HIX5HD2_PERI_PMC0		0x1000
61*4882a593Smuzhiyun #define PMC0_CPU1_WAIT_MTCOMS_ACK	(1 << 8)
62*4882a593Smuzhiyun #define PMC0_CPU1_PMC_ENABLE		(1 << 7)
63*4882a593Smuzhiyun #define PMC0_CPU1_POWERDOWN		(1 << 3)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define HIP01_PERI9                    0x50
66*4882a593Smuzhiyun #define PERI9_CPU1_RESET               (1 << 1)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun enum {
69*4882a593Smuzhiyun 	HI3620_CTRL,
70*4882a593Smuzhiyun 	ERROR_CTRL,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static void __iomem *ctrl_base;
74*4882a593Smuzhiyun static int id;
75*4882a593Smuzhiyun 
set_cpu_hi3620(int cpu,bool enable)76*4882a593Smuzhiyun static void set_cpu_hi3620(int cpu, bool enable)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	u32 val = 0;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (enable) {
81*4882a593Smuzhiyun 		/* MTCMOS set */
82*4882a593Smuzhiyun 		if ((cpu == 2) || (cpu == 3))
83*4882a593Smuzhiyun 			writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
84*4882a593Smuzhiyun 				       ctrl_base + SCPERPWREN);
85*4882a593Smuzhiyun 		udelay(100);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		/* Enable core */
88*4882a593Smuzhiyun 		writel_relaxed(0x01 << cpu, ctrl_base + SCCPUCOREEN);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		/* unreset */
91*4882a593Smuzhiyun 		val = CPU0_DBG_SRST_REQ_EN | CPU0_NEON_SRST_REQ_EN
92*4882a593Smuzhiyun 			| CPU0_SRST_REQ_EN;
93*4882a593Smuzhiyun 		writel_relaxed(val << cpu, ctrl_base + SCCPURSTDIS);
94*4882a593Smuzhiyun 		/* reset */
95*4882a593Smuzhiyun 		val |= CPU0_HPM_SRST_REQ_EN;
96*4882a593Smuzhiyun 		writel_relaxed(val << cpu, ctrl_base + SCCPURSTEN);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		/* ISO disable */
99*4882a593Smuzhiyun 		if ((cpu == 2) || (cpu == 3))
100*4882a593Smuzhiyun 			writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
101*4882a593Smuzhiyun 				       ctrl_base + SCISODIS);
102*4882a593Smuzhiyun 		udelay(1);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		/* WFI Mask */
105*4882a593Smuzhiyun 		val = readl_relaxed(ctrl_base + SCPERCTRL0);
106*4882a593Smuzhiyun 		val &= ~(CPU0_WFI_MASK_CFG << cpu);
107*4882a593Smuzhiyun 		writel_relaxed(val, ctrl_base + SCPERCTRL0);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		/* Unreset */
110*4882a593Smuzhiyun 		val = CPU0_DBG_SRST_REQ_EN | CPU0_NEON_SRST_REQ_EN
111*4882a593Smuzhiyun 			| CPU0_SRST_REQ_EN | CPU0_HPM_SRST_REQ_EN;
112*4882a593Smuzhiyun 		writel_relaxed(val << cpu, ctrl_base + SCCPURSTDIS);
113*4882a593Smuzhiyun 	} else {
114*4882a593Smuzhiyun 		/* wfi mask */
115*4882a593Smuzhiyun 		val = readl_relaxed(ctrl_base + SCPERCTRL0);
116*4882a593Smuzhiyun 		val |= (CPU0_WFI_MASK_CFG << cpu);
117*4882a593Smuzhiyun 		writel_relaxed(val, ctrl_base + SCPERCTRL0);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		/* disable core*/
120*4882a593Smuzhiyun 		writel_relaxed(0x01 << cpu, ctrl_base + SCCPUCOREDIS);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		if ((cpu == 2) || (cpu == 3)) {
123*4882a593Smuzhiyun 			/* iso enable */
124*4882a593Smuzhiyun 			writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
125*4882a593Smuzhiyun 				       ctrl_base + SCISOEN);
126*4882a593Smuzhiyun 			udelay(1);
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		/* reset */
130*4882a593Smuzhiyun 		val = CPU0_DBG_SRST_REQ_EN | CPU0_NEON_SRST_REQ_EN
131*4882a593Smuzhiyun 			| CPU0_SRST_REQ_EN | CPU0_HPM_SRST_REQ_EN;
132*4882a593Smuzhiyun 		writel_relaxed(val << cpu, ctrl_base + SCCPURSTEN);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		if ((cpu == 2) || (cpu == 3)) {
135*4882a593Smuzhiyun 			/* MTCMOS unset */
136*4882a593Smuzhiyun 			writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
137*4882a593Smuzhiyun 				       ctrl_base + SCPERPWRDIS);
138*4882a593Smuzhiyun 			udelay(100);
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
hi3xxx_hotplug_init(void)143*4882a593Smuzhiyun static int hi3xxx_hotplug_init(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct device_node *node;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	node = of_find_compatible_node(NULL, NULL, "hisilicon,sysctrl");
148*4882a593Smuzhiyun 	if (!node) {
149*4882a593Smuzhiyun 		id = ERROR_CTRL;
150*4882a593Smuzhiyun 		return -ENOENT;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ctrl_base = of_iomap(node, 0);
154*4882a593Smuzhiyun 	of_node_put(node);
155*4882a593Smuzhiyun 	if (!ctrl_base) {
156*4882a593Smuzhiyun 		id = ERROR_CTRL;
157*4882a593Smuzhiyun 		return -ENOMEM;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	id = HI3620_CTRL;
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
hi3xxx_set_cpu(int cpu,bool enable)164*4882a593Smuzhiyun void hi3xxx_set_cpu(int cpu, bool enable)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	if (!ctrl_base) {
167*4882a593Smuzhiyun 		if (hi3xxx_hotplug_init() < 0)
168*4882a593Smuzhiyun 			return;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (id == HI3620_CTRL)
172*4882a593Smuzhiyun 		set_cpu_hi3620(cpu, enable);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
hix5hd2_hotplug_init(void)175*4882a593Smuzhiyun static bool hix5hd2_hotplug_init(void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct device_node *np;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "hisilicon,cpuctrl");
180*4882a593Smuzhiyun 	if (!np)
181*4882a593Smuzhiyun 		return false;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ctrl_base = of_iomap(np, 0);
184*4882a593Smuzhiyun 	of_node_put(np);
185*4882a593Smuzhiyun 	if (!ctrl_base)
186*4882a593Smuzhiyun 		return false;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return true;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
hix5hd2_set_cpu(int cpu,bool enable)191*4882a593Smuzhiyun void hix5hd2_set_cpu(int cpu, bool enable)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	u32 val = 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!ctrl_base)
196*4882a593Smuzhiyun 		if (!hix5hd2_hotplug_init())
197*4882a593Smuzhiyun 			BUG();
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (enable) {
200*4882a593Smuzhiyun 		/* power on cpu1 */
201*4882a593Smuzhiyun 		val = readl_relaxed(ctrl_base + HIX5HD2_PERI_PMC0);
202*4882a593Smuzhiyun 		val &= ~(PMC0_CPU1_WAIT_MTCOMS_ACK | PMC0_CPU1_POWERDOWN);
203*4882a593Smuzhiyun 		val |= PMC0_CPU1_PMC_ENABLE;
204*4882a593Smuzhiyun 		writel_relaxed(val, ctrl_base + HIX5HD2_PERI_PMC0);
205*4882a593Smuzhiyun 		/* unreset */
206*4882a593Smuzhiyun 		val = readl_relaxed(ctrl_base + HIX5HD2_PERI_CRG20);
207*4882a593Smuzhiyun 		val &= ~CRG20_CPU1_RESET;
208*4882a593Smuzhiyun 		writel_relaxed(val, ctrl_base + HIX5HD2_PERI_CRG20);
209*4882a593Smuzhiyun 	} else {
210*4882a593Smuzhiyun 		/* power down cpu1 */
211*4882a593Smuzhiyun 		val = readl_relaxed(ctrl_base + HIX5HD2_PERI_PMC0);
212*4882a593Smuzhiyun 		val |= PMC0_CPU1_PMC_ENABLE | PMC0_CPU1_POWERDOWN;
213*4882a593Smuzhiyun 		val &= ~PMC0_CPU1_WAIT_MTCOMS_ACK;
214*4882a593Smuzhiyun 		writel_relaxed(val, ctrl_base + HIX5HD2_PERI_PMC0);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		/* reset */
217*4882a593Smuzhiyun 		val = readl_relaxed(ctrl_base + HIX5HD2_PERI_CRG20);
218*4882a593Smuzhiyun 		val |= CRG20_CPU1_RESET;
219*4882a593Smuzhiyun 		writel_relaxed(val, ctrl_base + HIX5HD2_PERI_CRG20);
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
hip01_set_cpu(int cpu,bool enable)223*4882a593Smuzhiyun void hip01_set_cpu(int cpu, bool enable)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	unsigned int temp;
226*4882a593Smuzhiyun 	struct device_node *np;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (!ctrl_base) {
229*4882a593Smuzhiyun 		np = of_find_compatible_node(NULL, NULL, "hisilicon,hip01-sysctrl");
230*4882a593Smuzhiyun 		BUG_ON(!np);
231*4882a593Smuzhiyun 		ctrl_base = of_iomap(np, 0);
232*4882a593Smuzhiyun 		of_node_put(np);
233*4882a593Smuzhiyun 		BUG_ON(!ctrl_base);
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (enable) {
237*4882a593Smuzhiyun 		/* reset on CPU1  */
238*4882a593Smuzhiyun 		temp = readl_relaxed(ctrl_base + HIP01_PERI9);
239*4882a593Smuzhiyun 		temp |= PERI9_CPU1_RESET;
240*4882a593Smuzhiyun 		writel_relaxed(temp, ctrl_base + HIP01_PERI9);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		udelay(50);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		/* unreset on CPU1 */
245*4882a593Smuzhiyun 		temp = readl_relaxed(ctrl_base + HIP01_PERI9);
246*4882a593Smuzhiyun 		temp &= ~PERI9_CPU1_RESET;
247*4882a593Smuzhiyun 		writel_relaxed(temp, ctrl_base + HIP01_PERI9);
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
cpu_enter_lowpower(void)251*4882a593Smuzhiyun static inline void cpu_enter_lowpower(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	unsigned int v;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	flush_cache_all();
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*
258*4882a593Smuzhiyun 	 * Turn off coherency and L1 D-cache
259*4882a593Smuzhiyun 	 */
260*4882a593Smuzhiyun 	asm volatile(
261*4882a593Smuzhiyun 	"	mrc	p15, 0, %0, c1, c0, 1\n"
262*4882a593Smuzhiyun 	"	bic	%0, %0, #0x40\n"
263*4882a593Smuzhiyun 	"	mcr	p15, 0, %0, c1, c0, 1\n"
264*4882a593Smuzhiyun 	"	mrc	p15, 0, %0, c1, c0, 0\n"
265*4882a593Smuzhiyun 	"	bic	%0, %0, #0x04\n"
266*4882a593Smuzhiyun 	"	mcr	p15, 0, %0, c1, c0, 0\n"
267*4882a593Smuzhiyun 	  : "=&r" (v)
268*4882a593Smuzhiyun 	  : "r" (0)
269*4882a593Smuzhiyun 	  : "cc");
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
hi3xxx_cpu_die(unsigned int cpu)273*4882a593Smuzhiyun void hi3xxx_cpu_die(unsigned int cpu)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	cpu_enter_lowpower();
276*4882a593Smuzhiyun 	hi3xxx_set_cpu_jump(cpu, phys_to_virt(0));
277*4882a593Smuzhiyun 	cpu_do_idle();
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* We should have never returned from idle */
280*4882a593Smuzhiyun 	panic("cpu %d unexpectedly exit from shutdown\n", cpu);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
hi3xxx_cpu_kill(unsigned int cpu)283*4882a593Smuzhiyun int hi3xxx_cpu_kill(unsigned int cpu)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(50);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	while (hi3xxx_get_cpu_jump(cpu))
288*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
289*4882a593Smuzhiyun 			return 0;
290*4882a593Smuzhiyun 	hi3xxx_set_cpu(cpu, false);
291*4882a593Smuzhiyun 	return 1;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
hix5hd2_cpu_die(unsigned int cpu)294*4882a593Smuzhiyun void hix5hd2_cpu_die(unsigned int cpu)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	flush_cache_all();
297*4882a593Smuzhiyun 	hix5hd2_set_cpu(cpu, false);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun #endif
300