1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/mach-footbridge/dc21285-timer.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1998 Russell King.
6*4882a593Smuzhiyun * Copyright (C) 1998 Phil Blundell
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/clockchips.h>
9*4882a593Smuzhiyun #include <linux/clocksource.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/sched_clock.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/irq.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/hardware/dec21285.h>
18*4882a593Smuzhiyun #include <asm/mach/time.h>
19*4882a593Smuzhiyun #include <asm/system_info.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun
cksrc_dc21285_read(struct clocksource * cs)23*4882a593Smuzhiyun static u64 cksrc_dc21285_read(struct clocksource *cs)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun return cs->mask - *CSR_TIMER2_VALUE;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
cksrc_dc21285_enable(struct clocksource * cs)28*4882a593Smuzhiyun static int cksrc_dc21285_enable(struct clocksource *cs)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun *CSR_TIMER2_LOAD = cs->mask;
31*4882a593Smuzhiyun *CSR_TIMER2_CLR = 0;
32*4882a593Smuzhiyun *CSR_TIMER2_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16;
33*4882a593Smuzhiyun return 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
cksrc_dc21285_disable(struct clocksource * cs)36*4882a593Smuzhiyun static void cksrc_dc21285_disable(struct clocksource *cs)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun *CSR_TIMER2_CNTL = 0;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static struct clocksource cksrc_dc21285 = {
42*4882a593Smuzhiyun .name = "dc21285_timer2",
43*4882a593Smuzhiyun .rating = 200,
44*4882a593Smuzhiyun .read = cksrc_dc21285_read,
45*4882a593Smuzhiyun .enable = cksrc_dc21285_enable,
46*4882a593Smuzhiyun .disable = cksrc_dc21285_disable,
47*4882a593Smuzhiyun .mask = CLOCKSOURCE_MASK(24),
48*4882a593Smuzhiyun .flags = CLOCK_SOURCE_IS_CONTINUOUS,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
ckevt_dc21285_set_next_event(unsigned long delta,struct clock_event_device * c)51*4882a593Smuzhiyun static int ckevt_dc21285_set_next_event(unsigned long delta,
52*4882a593Smuzhiyun struct clock_event_device *c)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun *CSR_TIMER1_CLR = 0;
55*4882a593Smuzhiyun *CSR_TIMER1_LOAD = delta;
56*4882a593Smuzhiyun *CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
ckevt_dc21285_shutdown(struct clock_event_device * c)61*4882a593Smuzhiyun static int ckevt_dc21285_shutdown(struct clock_event_device *c)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun *CSR_TIMER1_CNTL = 0;
64*4882a593Smuzhiyun return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
ckevt_dc21285_set_periodic(struct clock_event_device * c)67*4882a593Smuzhiyun static int ckevt_dc21285_set_periodic(struct clock_event_device *c)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun *CSR_TIMER1_CLR = 0;
70*4882a593Smuzhiyun *CSR_TIMER1_LOAD = (mem_fclk_21285 + 8 * HZ) / (16 * HZ);
71*4882a593Smuzhiyun *CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_AUTORELOAD |
72*4882a593Smuzhiyun TIMER_CNTL_DIV16;
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static struct clock_event_device ckevt_dc21285 = {
77*4882a593Smuzhiyun .name = "dc21285_timer1",
78*4882a593Smuzhiyun .features = CLOCK_EVT_FEAT_PERIODIC |
79*4882a593Smuzhiyun CLOCK_EVT_FEAT_ONESHOT,
80*4882a593Smuzhiyun .rating = 200,
81*4882a593Smuzhiyun .irq = IRQ_TIMER1,
82*4882a593Smuzhiyun .set_next_event = ckevt_dc21285_set_next_event,
83*4882a593Smuzhiyun .set_state_shutdown = ckevt_dc21285_shutdown,
84*4882a593Smuzhiyun .set_state_periodic = ckevt_dc21285_set_periodic,
85*4882a593Smuzhiyun .set_state_oneshot = ckevt_dc21285_shutdown,
86*4882a593Smuzhiyun .tick_resume = ckevt_dc21285_set_periodic,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
timer1_interrupt(int irq,void * dev_id)89*4882a593Smuzhiyun static irqreturn_t timer1_interrupt(int irq, void *dev_id)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct clock_event_device *ce = dev_id;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun *CSR_TIMER1_CLR = 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Stop the timer if in one-shot mode */
96*4882a593Smuzhiyun if (clockevent_state_oneshot(ce))
97*4882a593Smuzhiyun *CSR_TIMER1_CNTL = 0;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ce->event_handler(ce);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return IRQ_HANDLED;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * Set up timer interrupt.
106*4882a593Smuzhiyun */
footbridge_timer_init(void)107*4882a593Smuzhiyun void __init footbridge_timer_init(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct clock_event_device *ce = &ckevt_dc21285;
110*4882a593Smuzhiyun unsigned rate = DIV_ROUND_CLOSEST(mem_fclk_21285, 16);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun clocksource_register_hz(&cksrc_dc21285, rate);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (request_irq(ce->irq, timer1_interrupt, IRQF_TIMER | IRQF_IRQPOLL,
115*4882a593Smuzhiyun "dc21285_timer1", &ckevt_dc21285))
116*4882a593Smuzhiyun pr_err("Failed to request irq %d (dc21285_timer1)", ce->irq);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ce->cpumask = cpumask_of(smp_processor_id());
119*4882a593Smuzhiyun clockevents_config_and_register(ce, rate, 0x4, 0xffffff);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
footbridge_read_sched_clock(void)122*4882a593Smuzhiyun static u64 notrace footbridge_read_sched_clock(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return ~*CSR_TIMER3_VALUE;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
footbridge_sched_clock(void)127*4882a593Smuzhiyun void __init footbridge_sched_clock(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun unsigned rate = DIV_ROUND_CLOSEST(mem_fclk_21285, 16);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun *CSR_TIMER3_LOAD = 0;
132*4882a593Smuzhiyun *CSR_TIMER3_CLR = 0;
133*4882a593Smuzhiyun *CSR_TIMER3_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun sched_clock_register(footbridge_read_sched_clock, 24, rate);
136*4882a593Smuzhiyun }
137