1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/mach-footbridge/common.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1998-2000 Russell King, Dave Gilbert.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/mm.h>
10*4882a593Smuzhiyun #include <linux/ioport.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <video/vga.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/page.h>
18*4882a593Smuzhiyun #include <asm/irq.h>
19*4882a593Smuzhiyun #include <asm/mach-types.h>
20*4882a593Smuzhiyun #include <asm/setup.h>
21*4882a593Smuzhiyun #include <asm/system_misc.h>
22*4882a593Smuzhiyun #include <asm/hardware/dec21285.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/mach/irq.h>
25*4882a593Smuzhiyun #include <asm/mach/map.h>
26*4882a593Smuzhiyun #include <asm/mach/pci.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "common.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun unsigned int mem_fclk_21285 = 50000000;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun EXPORT_SYMBOL(mem_fclk_21285);
33*4882a593Smuzhiyun
early_fclk(char * arg)34*4882a593Smuzhiyun static int __init early_fclk(char *arg)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun mem_fclk_21285 = simple_strtoul(arg, NULL, 0);
37*4882a593Smuzhiyun return 0;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun early_param("mem_fclk_21285", early_fclk);
41*4882a593Smuzhiyun
parse_tag_memclk(const struct tag * tag)42*4882a593Smuzhiyun static int __init parse_tag_memclk(const struct tag *tag)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun mem_fclk_21285 = tag->u.memclk.fmemclk;
45*4882a593Smuzhiyun return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun __tagtable(ATAG_MEMCLK, parse_tag_memclk);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * Footbridge IRQ translation table
52*4882a593Smuzhiyun * Converts from our IRQ numbers into FootBridge masks
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun static const int fb_irq_mask[] = {
55*4882a593Smuzhiyun IRQ_MASK_UART_RX, /* 0 */
56*4882a593Smuzhiyun IRQ_MASK_UART_TX, /* 1 */
57*4882a593Smuzhiyun IRQ_MASK_TIMER1, /* 2 */
58*4882a593Smuzhiyun IRQ_MASK_TIMER2, /* 3 */
59*4882a593Smuzhiyun IRQ_MASK_TIMER3, /* 4 */
60*4882a593Smuzhiyun IRQ_MASK_IN0, /* 5 */
61*4882a593Smuzhiyun IRQ_MASK_IN1, /* 6 */
62*4882a593Smuzhiyun IRQ_MASK_IN2, /* 7 */
63*4882a593Smuzhiyun IRQ_MASK_IN3, /* 8 */
64*4882a593Smuzhiyun IRQ_MASK_DOORBELLHOST, /* 9 */
65*4882a593Smuzhiyun IRQ_MASK_DMA1, /* 10 */
66*4882a593Smuzhiyun IRQ_MASK_DMA2, /* 11 */
67*4882a593Smuzhiyun IRQ_MASK_PCI, /* 12 */
68*4882a593Smuzhiyun IRQ_MASK_SDRAMPARITY, /* 13 */
69*4882a593Smuzhiyun IRQ_MASK_I2OINPOST, /* 14 */
70*4882a593Smuzhiyun IRQ_MASK_PCI_ABORT, /* 15 */
71*4882a593Smuzhiyun IRQ_MASK_PCI_SERR, /* 16 */
72*4882a593Smuzhiyun IRQ_MASK_DISCARD_TIMER, /* 17 */
73*4882a593Smuzhiyun IRQ_MASK_PCI_DPERR, /* 18 */
74*4882a593Smuzhiyun IRQ_MASK_PCI_PERR, /* 19 */
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
fb_mask_irq(struct irq_data * d)77*4882a593Smuzhiyun static void fb_mask_irq(struct irq_data *d)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun *CSR_IRQ_DISABLE = fb_irq_mask[_DC21285_INR(d->irq)];
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
fb_unmask_irq(struct irq_data * d)82*4882a593Smuzhiyun static void fb_unmask_irq(struct irq_data *d)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun *CSR_IRQ_ENABLE = fb_irq_mask[_DC21285_INR(d->irq)];
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static struct irq_chip fb_chip = {
88*4882a593Smuzhiyun .irq_ack = fb_mask_irq,
89*4882a593Smuzhiyun .irq_mask = fb_mask_irq,
90*4882a593Smuzhiyun .irq_unmask = fb_unmask_irq,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
__fb_init_irq(void)93*4882a593Smuzhiyun static void __init __fb_init_irq(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned int irq;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * setup DC21285 IRQs
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun *CSR_IRQ_DISABLE = -1;
101*4882a593Smuzhiyun *CSR_FIQ_DISABLE = -1;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun for (irq = _DC21285_IRQ(0); irq < _DC21285_IRQ(20); irq++) {
104*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &fb_chip, handle_level_irq);
105*4882a593Smuzhiyun irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
footbridge_init_irq(void)109*4882a593Smuzhiyun void __init footbridge_init_irq(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun __fb_init_irq();
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (!footbridge_cfn_mode())
114*4882a593Smuzhiyun return;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (machine_is_ebsa285())
117*4882a593Smuzhiyun /* The following is dependent on which slot
118*4882a593Smuzhiyun * you plug the Southbridge card into. We
119*4882a593Smuzhiyun * currently assume that you plug it into
120*4882a593Smuzhiyun * the right-hand most slot.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun isa_init_irq(IRQ_PCI);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (machine_is_cats())
125*4882a593Smuzhiyun isa_init_irq(IRQ_IN2);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (machine_is_netwinder())
128*4882a593Smuzhiyun isa_init_irq(IRQ_IN3);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Common mapping for all systems. Note that the outbound write flush is
133*4882a593Smuzhiyun * commented out since there is a "No Fix" problem with it. Not mapping
134*4882a593Smuzhiyun * it means that we have extra bullet protection on our feet.
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun static struct map_desc fb_common_io_desc[] __initdata = {
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun .virtual = ARMCSR_BASE,
139*4882a593Smuzhiyun .pfn = __phys_to_pfn(DC21285_ARMCSR_BASE),
140*4882a593Smuzhiyun .length = ARMCSR_SIZE,
141*4882a593Smuzhiyun .type = MT_DEVICE,
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * The mapping when the footbridge is in host mode. We don't map any of
147*4882a593Smuzhiyun * this when we are in add-in mode.
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun static struct map_desc ebsa285_host_io_desc[] __initdata = {
150*4882a593Smuzhiyun #if defined(CONFIG_ARCH_FOOTBRIDGE) && defined(CONFIG_FOOTBRIDGE_HOST)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun .virtual = PCIMEM_BASE,
153*4882a593Smuzhiyun .pfn = __phys_to_pfn(DC21285_PCI_MEM),
154*4882a593Smuzhiyun .length = PCIMEM_SIZE,
155*4882a593Smuzhiyun .type = MT_DEVICE,
156*4882a593Smuzhiyun }, {
157*4882a593Smuzhiyun .virtual = PCICFG0_BASE,
158*4882a593Smuzhiyun .pfn = __phys_to_pfn(DC21285_PCI_TYPE_0_CONFIG),
159*4882a593Smuzhiyun .length = PCICFG0_SIZE,
160*4882a593Smuzhiyun .type = MT_DEVICE,
161*4882a593Smuzhiyun }, {
162*4882a593Smuzhiyun .virtual = PCICFG1_BASE,
163*4882a593Smuzhiyun .pfn = __phys_to_pfn(DC21285_PCI_TYPE_1_CONFIG),
164*4882a593Smuzhiyun .length = PCICFG1_SIZE,
165*4882a593Smuzhiyun .type = MT_DEVICE,
166*4882a593Smuzhiyun }, {
167*4882a593Smuzhiyun .virtual = PCIIACK_BASE,
168*4882a593Smuzhiyun .pfn = __phys_to_pfn(DC21285_PCI_IACK),
169*4882a593Smuzhiyun .length = PCIIACK_SIZE,
170*4882a593Smuzhiyun .type = MT_DEVICE,
171*4882a593Smuzhiyun },
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
footbridge_map_io(void)175*4882a593Smuzhiyun void __init footbridge_map_io(void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * Set up the common mapping first; we need this to
179*4882a593Smuzhiyun * determine whether we're in host mode or not.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun iotable_init(fb_common_io_desc, ARRAY_SIZE(fb_common_io_desc));
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * Now, work out what we've got to map in addition on this
185*4882a593Smuzhiyun * platform.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun if (footbridge_cfn_mode()) {
188*4882a593Smuzhiyun iotable_init(ebsa285_host_io_desc, ARRAY_SIZE(ebsa285_host_io_desc));
189*4882a593Smuzhiyun pci_map_io_early(__phys_to_pfn(DC21285_PCI_IO));
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun vga_base = PCIMEM_BASE;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
footbridge_restart(enum reboot_mode mode,const char * cmd)195*4882a593Smuzhiyun void footbridge_restart(enum reboot_mode mode, const char *cmd)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun if (mode == REBOOT_SOFT) {
198*4882a593Smuzhiyun /* Jump into the ROM */
199*4882a593Smuzhiyun soft_restart(0x41000000);
200*4882a593Smuzhiyun } else {
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Force the watchdog to do a CPU reset.
203*4882a593Smuzhiyun *
204*4882a593Smuzhiyun * After making sure that the watchdog is disabled
205*4882a593Smuzhiyun * (so we can change the timer registers) we first
206*4882a593Smuzhiyun * enable the timer to autoreload itself. Next, the
207*4882a593Smuzhiyun * timer interval is set really short and any
208*4882a593Smuzhiyun * current interrupt request is cleared (so we can
209*4882a593Smuzhiyun * see an edge transition). Finally, TIMER4 is
210*4882a593Smuzhiyun * enabled as the watchdog.
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun *CSR_SA110_CNTL &= ~(1 << 13);
213*4882a593Smuzhiyun *CSR_TIMER4_CNTL = TIMER_CNTL_ENABLE |
214*4882a593Smuzhiyun TIMER_CNTL_AUTORELOAD |
215*4882a593Smuzhiyun TIMER_CNTL_DIV16;
216*4882a593Smuzhiyun *CSR_TIMER4_LOAD = 0x2;
217*4882a593Smuzhiyun *CSR_TIMER4_CLR = 0;
218*4882a593Smuzhiyun *CSR_SA110_CNTL |= (1 << 13);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #ifdef CONFIG_FOOTBRIDGE_ADDIN
223*4882a593Smuzhiyun
fb_bus_sdram_offset(void)224*4882a593Smuzhiyun static inline unsigned long fb_bus_sdram_offset(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun return *CSR_PCISDRAMBASE & 0xfffffff0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * These two functions convert virtual addresses to PCI addresses and PCI
231*4882a593Smuzhiyun * addresses to virtual addresses. Note that it is only legal to use these
232*4882a593Smuzhiyun * on memory obtained via get_zeroed_page or kmalloc.
233*4882a593Smuzhiyun */
__virt_to_bus(unsigned long res)234*4882a593Smuzhiyun unsigned long __virt_to_bus(unsigned long res)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun WARN_ON(res < PAGE_OFFSET || res >= (unsigned long)high_memory);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return res + (fb_bus_sdram_offset() - PAGE_OFFSET);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun EXPORT_SYMBOL(__virt_to_bus);
241*4882a593Smuzhiyun
__bus_to_virt(unsigned long res)242*4882a593Smuzhiyun unsigned long __bus_to_virt(unsigned long res)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun res = res - (fb_bus_sdram_offset() - PAGE_OFFSET);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun WARN_ON(res < PAGE_OFFSET || res >= (unsigned long)high_memory);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return res;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun EXPORT_SYMBOL(__bus_to_virt);
251*4882a593Smuzhiyun
__pfn_to_bus(unsigned long pfn)252*4882a593Smuzhiyun unsigned long __pfn_to_bus(unsigned long pfn)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun return __pfn_to_phys(pfn) + (fb_bus_sdram_offset() - PHYS_OFFSET);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun EXPORT_SYMBOL(__pfn_to_bus);
257*4882a593Smuzhiyun
__bus_to_pfn(unsigned long bus)258*4882a593Smuzhiyun unsigned long __bus_to_pfn(unsigned long bus)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun return __phys_to_pfn(bus - (fb_bus_sdram_offset() - PHYS_OFFSET));
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun EXPORT_SYMBOL(__bus_to_pfn);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #endif
265