1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2011-2014 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun // http://www.samsung.com
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Exynos - Suspend support
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Based on arch/arm/mach-s3c2410/pm.c
9*4882a593Smuzhiyun // Copyright (c) 2006 Simtec Electronics
10*4882a593Smuzhiyun // Ben Dooks <ben@simtec.co.uk>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/suspend.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun #include <linux/cpu_pm.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/irqchip.h>
19*4882a593Smuzhiyun #include <linux/irqdomain.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/err.h>
22*4882a593Smuzhiyun #include <linux/regulator/machine.h>
23*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-pmu.h>
24*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/cacheflush.h>
27*4882a593Smuzhiyun #include <asm/hardware/cache-l2x0.h>
28*4882a593Smuzhiyun #include <asm/firmware.h>
29*4882a593Smuzhiyun #include <asm/mcpm.h>
30*4882a593Smuzhiyun #include <asm/smp_scu.h>
31*4882a593Smuzhiyun #include <asm/suspend.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "common.h"
34*4882a593Smuzhiyun #include "smc.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define REG_TABLE_END (-1U)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define EXYNOS5420_CPU_STATE 0x28
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun * struct exynos_wkup_irq - PMU IRQ to mask mapping
42*4882a593Smuzhiyun * @hwirq: Hardware IRQ signal of the PMU
43*4882a593Smuzhiyun * @mask: Mask in PMU wake-up mask register
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun struct exynos_wkup_irq {
46*4882a593Smuzhiyun unsigned int hwirq;
47*4882a593Smuzhiyun u32 mask;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct exynos_pm_data {
51*4882a593Smuzhiyun const struct exynos_wkup_irq *wkup_irq;
52*4882a593Smuzhiyun unsigned int wake_disable_mask;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun void (*pm_prepare)(void);
55*4882a593Smuzhiyun void (*pm_resume_prepare)(void);
56*4882a593Smuzhiyun void (*pm_resume)(void);
57*4882a593Smuzhiyun int (*pm_suspend)(void);
58*4882a593Smuzhiyun int (*cpu_suspend)(unsigned long);
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Used only on Exynos542x/5800 */
62*4882a593Smuzhiyun struct exynos_pm_state {
63*4882a593Smuzhiyun int cpu_state;
64*4882a593Smuzhiyun unsigned int pmu_spare3;
65*4882a593Smuzhiyun void __iomem *sysram_base;
66*4882a593Smuzhiyun phys_addr_t sysram_phys;
67*4882a593Smuzhiyun bool secure_firmware;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const struct exynos_pm_data *pm_data __ro_after_init;
71*4882a593Smuzhiyun static struct exynos_pm_state pm_state;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * GIC wake-up support
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static u32 exynos_irqwake_intmask = 0xffffffff;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const struct exynos_wkup_irq exynos3250_wkup_irq[] = {
80*4882a593Smuzhiyun { 73, BIT(1) }, /* RTC alarm */
81*4882a593Smuzhiyun { 74, BIT(2) }, /* RTC tick */
82*4882a593Smuzhiyun { /* sentinel */ },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const struct exynos_wkup_irq exynos4_wkup_irq[] = {
86*4882a593Smuzhiyun { 44, BIT(1) }, /* RTC alarm */
87*4882a593Smuzhiyun { 45, BIT(2) }, /* RTC tick */
88*4882a593Smuzhiyun { /* sentinel */ },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static const struct exynos_wkup_irq exynos5250_wkup_irq[] = {
92*4882a593Smuzhiyun { 43, BIT(1) }, /* RTC alarm */
93*4882a593Smuzhiyun { 44, BIT(2) }, /* RTC tick */
94*4882a593Smuzhiyun { /* sentinel */ },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
exynos_read_eint_wakeup_mask(void)97*4882a593Smuzhiyun static u32 exynos_read_eint_wakeup_mask(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun return pmu_raw_readl(EXYNOS_EINT_WAKEUP_MASK);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
exynos_irq_set_wake(struct irq_data * data,unsigned int state)102*4882a593Smuzhiyun static int exynos_irq_set_wake(struct irq_data *data, unsigned int state)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun const struct exynos_wkup_irq *wkup_irq;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (!pm_data->wkup_irq)
107*4882a593Smuzhiyun return -ENOENT;
108*4882a593Smuzhiyun wkup_irq = pm_data->wkup_irq;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun while (wkup_irq->mask) {
111*4882a593Smuzhiyun if (wkup_irq->hwirq == data->hwirq) {
112*4882a593Smuzhiyun if (!state)
113*4882a593Smuzhiyun exynos_irqwake_intmask |= wkup_irq->mask;
114*4882a593Smuzhiyun else
115*4882a593Smuzhiyun exynos_irqwake_intmask &= ~wkup_irq->mask;
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun ++wkup_irq;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return -ENOENT;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static struct irq_chip exynos_pmu_chip = {
125*4882a593Smuzhiyun .name = "PMU",
126*4882a593Smuzhiyun .irq_eoi = irq_chip_eoi_parent,
127*4882a593Smuzhiyun .irq_mask = irq_chip_mask_parent,
128*4882a593Smuzhiyun .irq_unmask = irq_chip_unmask_parent,
129*4882a593Smuzhiyun .irq_retrigger = irq_chip_retrigger_hierarchy,
130*4882a593Smuzhiyun .irq_set_wake = exynos_irq_set_wake,
131*4882a593Smuzhiyun #ifdef CONFIG_SMP
132*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
exynos_pmu_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)136*4882a593Smuzhiyun static int exynos_pmu_domain_translate(struct irq_domain *d,
137*4882a593Smuzhiyun struct irq_fwspec *fwspec,
138*4882a593Smuzhiyun unsigned long *hwirq,
139*4882a593Smuzhiyun unsigned int *type)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun if (is_of_node(fwspec->fwnode)) {
142*4882a593Smuzhiyun if (fwspec->param_count != 3)
143*4882a593Smuzhiyun return -EINVAL;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* No PPI should point to this domain */
146*4882a593Smuzhiyun if (fwspec->param[0] != 0)
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun *hwirq = fwspec->param[1];
150*4882a593Smuzhiyun *type = fwspec->param[2];
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return -EINVAL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
exynos_pmu_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)157*4882a593Smuzhiyun static int exynos_pmu_domain_alloc(struct irq_domain *domain,
158*4882a593Smuzhiyun unsigned int virq,
159*4882a593Smuzhiyun unsigned int nr_irqs, void *data)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct irq_fwspec *fwspec = data;
162*4882a593Smuzhiyun struct irq_fwspec parent_fwspec;
163*4882a593Smuzhiyun irq_hw_number_t hwirq;
164*4882a593Smuzhiyun int i;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (fwspec->param_count != 3)
167*4882a593Smuzhiyun return -EINVAL; /* Not GIC compliant */
168*4882a593Smuzhiyun if (fwspec->param[0] != 0)
169*4882a593Smuzhiyun return -EINVAL; /* No PPI should point to this domain */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun hwirq = fwspec->param[1];
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++)
174*4882a593Smuzhiyun irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
175*4882a593Smuzhiyun &exynos_pmu_chip, NULL);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun parent_fwspec = *fwspec;
178*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
179*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
180*4882a593Smuzhiyun &parent_fwspec);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct irq_domain_ops exynos_pmu_domain_ops = {
184*4882a593Smuzhiyun .translate = exynos_pmu_domain_translate,
185*4882a593Smuzhiyun .alloc = exynos_pmu_domain_alloc,
186*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
exynos_pmu_irq_init(struct device_node * node,struct device_node * parent)189*4882a593Smuzhiyun static int __init exynos_pmu_irq_init(struct device_node *node,
190*4882a593Smuzhiyun struct device_node *parent)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct irq_domain *parent_domain, *domain;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (!parent) {
195*4882a593Smuzhiyun pr_err("%pOF: no parent, giving up\n", node);
196*4882a593Smuzhiyun return -ENODEV;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun parent_domain = irq_find_host(parent);
200*4882a593Smuzhiyun if (!parent_domain) {
201*4882a593Smuzhiyun pr_err("%pOF: unable to obtain parent domain\n", node);
202*4882a593Smuzhiyun return -ENXIO;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun pmu_base_addr = of_iomap(node, 0);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (!pmu_base_addr) {
208*4882a593Smuzhiyun pr_err("%pOF: failed to find exynos pmu register\n", node);
209*4882a593Smuzhiyun return -ENOMEM;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun domain = irq_domain_add_hierarchy(parent_domain, 0, 0,
213*4882a593Smuzhiyun node, &exynos_pmu_domain_ops,
214*4882a593Smuzhiyun NULL);
215*4882a593Smuzhiyun if (!domain) {
216*4882a593Smuzhiyun iounmap(pmu_base_addr);
217*4882a593Smuzhiyun pmu_base_addr = NULL;
218*4882a593Smuzhiyun return -ENOMEM;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Clear the OF_POPULATED flag set in of_irq_init so that
223*4882a593Smuzhiyun * later the Exynos PMU platform device won't be skipped.
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun of_node_clear_flag(node, OF_POPULATED);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define EXYNOS_PMU_IRQ(symbol, name) IRQCHIP_DECLARE(symbol, name, exynos_pmu_irq_init)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun EXYNOS_PMU_IRQ(exynos3250_pmu_irq, "samsung,exynos3250-pmu");
233*4882a593Smuzhiyun EXYNOS_PMU_IRQ(exynos4210_pmu_irq, "samsung,exynos4210-pmu");
234*4882a593Smuzhiyun EXYNOS_PMU_IRQ(exynos4412_pmu_irq, "samsung,exynos4412-pmu");
235*4882a593Smuzhiyun EXYNOS_PMU_IRQ(exynos5250_pmu_irq, "samsung,exynos5250-pmu");
236*4882a593Smuzhiyun EXYNOS_PMU_IRQ(exynos5420_pmu_irq, "samsung,exynos5420-pmu");
237*4882a593Smuzhiyun
exynos_cpu_do_idle(void)238*4882a593Smuzhiyun static int exynos_cpu_do_idle(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun /* issue the standby signal into the pm unit. */
241*4882a593Smuzhiyun cpu_do_idle();
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun pr_info("Failed to suspend the system\n");
244*4882a593Smuzhiyun return 1; /* Aborting suspend */
245*4882a593Smuzhiyun }
exynos_flush_cache_all(void)246*4882a593Smuzhiyun static void exynos_flush_cache_all(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun flush_cache_all();
249*4882a593Smuzhiyun outer_flush_all();
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
exynos_cpu_suspend(unsigned long arg)252*4882a593Smuzhiyun static int exynos_cpu_suspend(unsigned long arg)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun exynos_flush_cache_all();
255*4882a593Smuzhiyun return exynos_cpu_do_idle();
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
exynos3250_cpu_suspend(unsigned long arg)258*4882a593Smuzhiyun static int exynos3250_cpu_suspend(unsigned long arg)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun flush_cache_all();
261*4882a593Smuzhiyun return exynos_cpu_do_idle();
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
exynos5420_cpu_suspend(unsigned long arg)264*4882a593Smuzhiyun static int exynos5420_cpu_suspend(unsigned long arg)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun /* MCPM works with HW CPU identifiers */
267*4882a593Smuzhiyun unsigned int mpidr = read_cpuid_mpidr();
268*4882a593Smuzhiyun unsigned int cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
269*4882a593Smuzhiyun unsigned int cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_EXYNOS_MCPM)) {
272*4882a593Smuzhiyun mcpm_set_entry_vector(cpu, cluster, exynos_cpu_resume);
273*4882a593Smuzhiyun mcpm_cpu_suspend();
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun pr_info("Failed to suspend the system\n");
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* return value != 0 means failure */
279*4882a593Smuzhiyun return 1;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
exynos_pm_set_wakeup_mask(void)282*4882a593Smuzhiyun static void exynos_pm_set_wakeup_mask(void)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * Set wake-up mask registers
286*4882a593Smuzhiyun * EXYNOS_EINT_WAKEUP_MASK is set by pinctrl driver in late suspend.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun pmu_raw_writel(exynos_irqwake_intmask & ~BIT(31), S5P_WAKEUP_MASK);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
exynos_pm_enter_sleep_mode(void)291*4882a593Smuzhiyun static void exynos_pm_enter_sleep_mode(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun /* Set value of power down register for sleep mode */
294*4882a593Smuzhiyun exynos_sys_powerdown_conf(SYS_SLEEP);
295*4882a593Smuzhiyun pmu_raw_writel(EXYNOS_SLEEP_MAGIC, S5P_INFORM1);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
exynos_pm_prepare(void)298*4882a593Smuzhiyun static void exynos_pm_prepare(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun exynos_set_delayed_reset_assertion(false);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Set wake-up mask registers */
303*4882a593Smuzhiyun exynos_pm_set_wakeup_mask();
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun exynos_pm_enter_sleep_mode();
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* ensure at least INFORM0 has the resume address */
308*4882a593Smuzhiyun pmu_raw_writel(__pa_symbol(exynos_cpu_resume), S5P_INFORM0);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
exynos3250_pm_prepare(void)311*4882a593Smuzhiyun static void exynos3250_pm_prepare(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun unsigned int tmp;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Set wake-up mask registers */
316*4882a593Smuzhiyun exynos_pm_set_wakeup_mask();
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS3_ARM_L2_OPTION);
319*4882a593Smuzhiyun tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
320*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS3_ARM_L2_OPTION);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun exynos_pm_enter_sleep_mode();
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* ensure at least INFORM0 has the resume address */
325*4882a593Smuzhiyun pmu_raw_writel(__pa_symbol(exynos_cpu_resume), S5P_INFORM0);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
exynos5420_pm_prepare(void)328*4882a593Smuzhiyun static void exynos5420_pm_prepare(void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun unsigned int tmp;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Set wake-up mask registers */
333*4882a593Smuzhiyun exynos_pm_set_wakeup_mask();
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun pm_state.pmu_spare3 = pmu_raw_readl(S5P_PMU_SPARE3);
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * The cpu state needs to be saved and restored so that the
338*4882a593Smuzhiyun * secondary CPUs will enter low power start. Though the U-Boot
339*4882a593Smuzhiyun * is setting the cpu state with low power flag, the kernel
340*4882a593Smuzhiyun * needs to restore it back in case, the primary cpu fails to
341*4882a593Smuzhiyun * suspend for any reason.
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun pm_state.cpu_state = readl_relaxed(pm_state.sysram_base +
344*4882a593Smuzhiyun EXYNOS5420_CPU_STATE);
345*4882a593Smuzhiyun writel_relaxed(0x0, pm_state.sysram_base + EXYNOS5420_CPU_STATE);
346*4882a593Smuzhiyun if (pm_state.secure_firmware)
347*4882a593Smuzhiyun exynos_smc(SMC_CMD_REG, SMC_REG_ID_SFR_W(pm_state.sysram_phys +
348*4882a593Smuzhiyun EXYNOS5420_CPU_STATE),
349*4882a593Smuzhiyun 0, 0);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun exynos_pm_enter_sleep_mode();
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* ensure at least INFORM0 has the resume address */
354*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_EXYNOS_MCPM))
355*4882a593Smuzhiyun pmu_raw_writel(__pa_symbol(mcpm_entry_point), S5P_INFORM0);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS_L2_OPTION(0));
358*4882a593Smuzhiyun tmp &= ~EXYNOS_L2_USE_RETENTION;
359*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS_L2_OPTION(0));
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_SFR_AXI_CGDIS1);
362*4882a593Smuzhiyun tmp |= EXYNOS5420_UFS;
363*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_SFR_AXI_CGDIS1);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_ARM_COMMON_OPTION);
366*4882a593Smuzhiyun tmp &= ~EXYNOS5420_L2RSTDISABLE_VALUE;
367*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_ARM_COMMON_OPTION);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_FSYS2_OPTION);
370*4882a593Smuzhiyun tmp |= EXYNOS5420_EMULATION;
371*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_FSYS2_OPTION);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_PSGEN_OPTION);
374*4882a593Smuzhiyun tmp |= EXYNOS5420_EMULATION;
375*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_PSGEN_OPTION);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun
exynos_pm_suspend(void)379*4882a593Smuzhiyun static int exynos_pm_suspend(void)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun exynos_pm_central_suspend();
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* Setting SEQ_OPTION register */
384*4882a593Smuzhiyun pmu_raw_writel(S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0,
385*4882a593Smuzhiyun S5P_CENTRAL_SEQ_OPTION);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
388*4882a593Smuzhiyun exynos_cpu_save_register();
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
exynos5420_pm_suspend(void)393*4882a593Smuzhiyun static int exynos5420_pm_suspend(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun u32 this_cluster;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun exynos_pm_central_suspend();
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Setting SEQ_OPTION register */
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun this_cluster = MPIDR_AFFINITY_LEVEL(read_cpuid_mpidr(), 1);
402*4882a593Smuzhiyun if (!this_cluster)
403*4882a593Smuzhiyun pmu_raw_writel(EXYNOS5420_ARM_USE_STANDBY_WFI0,
404*4882a593Smuzhiyun S5P_CENTRAL_SEQ_OPTION);
405*4882a593Smuzhiyun else
406*4882a593Smuzhiyun pmu_raw_writel(EXYNOS5420_KFC_USE_STANDBY_WFI0,
407*4882a593Smuzhiyun S5P_CENTRAL_SEQ_OPTION);
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
exynos_pm_resume(void)411*4882a593Smuzhiyun static void exynos_pm_resume(void)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun u32 cpuid = read_cpuid_part();
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (exynos_pm_central_resume())
416*4882a593Smuzhiyun goto early_wakeup;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (cpuid == ARM_CPU_PART_CORTEX_A9)
419*4882a593Smuzhiyun exynos_scu_enable();
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (call_firmware_op(resume) == -ENOSYS
422*4882a593Smuzhiyun && cpuid == ARM_CPU_PART_CORTEX_A9)
423*4882a593Smuzhiyun exynos_cpu_restore_register();
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun early_wakeup:
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Clear SLEEP mode set in INFORM1 */
428*4882a593Smuzhiyun pmu_raw_writel(0x0, S5P_INFORM1);
429*4882a593Smuzhiyun exynos_set_delayed_reset_assertion(true);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
exynos3250_pm_resume(void)432*4882a593Smuzhiyun static void exynos3250_pm_resume(void)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun u32 cpuid = read_cpuid_part();
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (exynos_pm_central_resume())
437*4882a593Smuzhiyun goto early_wakeup;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun pmu_raw_writel(S5P_USE_STANDBY_WFI_ALL, S5P_CENTRAL_SEQ_OPTION);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (call_firmware_op(resume) == -ENOSYS
442*4882a593Smuzhiyun && cpuid == ARM_CPU_PART_CORTEX_A9)
443*4882a593Smuzhiyun exynos_cpu_restore_register();
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun early_wakeup:
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Clear SLEEP mode set in INFORM1 */
448*4882a593Smuzhiyun pmu_raw_writel(0x0, S5P_INFORM1);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
exynos5420_prepare_pm_resume(void)451*4882a593Smuzhiyun static void exynos5420_prepare_pm_resume(void)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun unsigned int mpidr, cluster;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun mpidr = read_cpuid_mpidr();
456*4882a593Smuzhiyun cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_EXYNOS_MCPM))
459*4882a593Smuzhiyun WARN_ON(mcpm_cpu_powered_up());
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_HW_PERF_EVENTS) && cluster != 0) {
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun * When system is resumed on the LITTLE/KFC core (cluster 1),
464*4882a593Smuzhiyun * the DSCR is not properly updated until the power is turned
465*4882a593Smuzhiyun * on also for the cluster 0. Enable it for a while to
466*4882a593Smuzhiyun * propagate the SPNIDEN and SPIDEN signals from Secure JTAG
467*4882a593Smuzhiyun * block and avoid undefined instruction issue on CP14 reset.
468*4882a593Smuzhiyun */
469*4882a593Smuzhiyun pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
470*4882a593Smuzhiyun EXYNOS_COMMON_CONFIGURATION(0));
471*4882a593Smuzhiyun pmu_raw_writel(0,
472*4882a593Smuzhiyun EXYNOS_COMMON_CONFIGURATION(0));
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
exynos5420_pm_resume(void)476*4882a593Smuzhiyun static void exynos5420_pm_resume(void)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun unsigned long tmp;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Restore the CPU0 low power state register */
481*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
482*4882a593Smuzhiyun pmu_raw_writel(tmp | S5P_CORE_LOCAL_PWR_EN,
483*4882a593Smuzhiyun EXYNOS5_ARM_CORE0_SYS_PWR_REG);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Restore the sysram cpu state register */
486*4882a593Smuzhiyun writel_relaxed(pm_state.cpu_state,
487*4882a593Smuzhiyun pm_state.sysram_base + EXYNOS5420_CPU_STATE);
488*4882a593Smuzhiyun if (pm_state.secure_firmware)
489*4882a593Smuzhiyun exynos_smc(SMC_CMD_REG,
490*4882a593Smuzhiyun SMC_REG_ID_SFR_W(pm_state.sysram_phys +
491*4882a593Smuzhiyun EXYNOS5420_CPU_STATE),
492*4882a593Smuzhiyun EXYNOS_AFTR_MAGIC, 0);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun pmu_raw_writel(EXYNOS5420_USE_STANDBY_WFI_ALL,
495*4882a593Smuzhiyun S5P_CENTRAL_SEQ_OPTION);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (exynos_pm_central_resume())
498*4882a593Smuzhiyun goto early_wakeup;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun pmu_raw_writel(pm_state.pmu_spare3, S5P_PMU_SPARE3);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun early_wakeup:
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_SFR_AXI_CGDIS1);
505*4882a593Smuzhiyun tmp &= ~EXYNOS5420_UFS;
506*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_SFR_AXI_CGDIS1);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_FSYS2_OPTION);
509*4882a593Smuzhiyun tmp &= ~EXYNOS5420_EMULATION;
510*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_FSYS2_OPTION);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5420_PSGEN_OPTION);
513*4882a593Smuzhiyun tmp &= ~EXYNOS5420_EMULATION;
514*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5420_PSGEN_OPTION);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Clear SLEEP mode set in INFORM1 */
517*4882a593Smuzhiyun pmu_raw_writel(0x0, S5P_INFORM1);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /*
521*4882a593Smuzhiyun * Suspend Ops
522*4882a593Smuzhiyun */
523*4882a593Smuzhiyun
exynos_suspend_enter(suspend_state_t state)524*4882a593Smuzhiyun static int exynos_suspend_enter(suspend_state_t state)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun u32 eint_wakeup_mask = exynos_read_eint_wakeup_mask();
527*4882a593Smuzhiyun int ret;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun pr_debug("%s: suspending the system...\n", __func__);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun pr_debug("%s: wakeup masks: %08x,%08x\n", __func__,
532*4882a593Smuzhiyun exynos_irqwake_intmask, eint_wakeup_mask);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (exynos_irqwake_intmask == -1U
535*4882a593Smuzhiyun && eint_wakeup_mask == EXYNOS_EINT_WAKEUP_MASK_DISABLED) {
536*4882a593Smuzhiyun pr_err("%s: No wake-up sources!\n", __func__);
537*4882a593Smuzhiyun pr_err("%s: Aborting sleep\n", __func__);
538*4882a593Smuzhiyun return -EINVAL;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (pm_data->pm_prepare)
542*4882a593Smuzhiyun pm_data->pm_prepare();
543*4882a593Smuzhiyun flush_cache_all();
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ret = call_firmware_op(suspend);
546*4882a593Smuzhiyun if (ret == -ENOSYS)
547*4882a593Smuzhiyun ret = cpu_suspend(0, pm_data->cpu_suspend);
548*4882a593Smuzhiyun if (ret)
549*4882a593Smuzhiyun return ret;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (pm_data->pm_resume_prepare)
552*4882a593Smuzhiyun pm_data->pm_resume_prepare();
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun pr_debug("%s: wakeup stat: %08x\n", __func__,
555*4882a593Smuzhiyun pmu_raw_readl(S5P_WAKEUP_STAT));
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun pr_debug("%s: resuming the system...\n", __func__);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
exynos_suspend_prepare(void)562*4882a593Smuzhiyun static int exynos_suspend_prepare(void)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun int ret;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /*
567*4882a593Smuzhiyun * REVISIT: It would be better if struct platform_suspend_ops
568*4882a593Smuzhiyun * .prepare handler get the suspend_state_t as a parameter to
569*4882a593Smuzhiyun * avoid hard-coding the suspend to mem state. It's safe to do
570*4882a593Smuzhiyun * it now only because the suspend_valid_only_mem function is
571*4882a593Smuzhiyun * used as the .valid callback used to check if a given state
572*4882a593Smuzhiyun * is supported by the platform anyways.
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun ret = regulator_suspend_prepare(PM_SUSPEND_MEM);
575*4882a593Smuzhiyun if (ret) {
576*4882a593Smuzhiyun pr_err("Failed to prepare regulators for suspend (%d)\n", ret);
577*4882a593Smuzhiyun return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
exynos_suspend_finish(void)583*4882a593Smuzhiyun static void exynos_suspend_finish(void)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun int ret;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun ret = regulator_suspend_finish();
588*4882a593Smuzhiyun if (ret)
589*4882a593Smuzhiyun pr_warn("Failed to resume regulators from suspend (%d)\n", ret);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static const struct platform_suspend_ops exynos_suspend_ops = {
593*4882a593Smuzhiyun .enter = exynos_suspend_enter,
594*4882a593Smuzhiyun .prepare = exynos_suspend_prepare,
595*4882a593Smuzhiyun .finish = exynos_suspend_finish,
596*4882a593Smuzhiyun .valid = suspend_valid_only_mem,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static const struct exynos_pm_data exynos3250_pm_data = {
600*4882a593Smuzhiyun .wkup_irq = exynos3250_wkup_irq,
601*4882a593Smuzhiyun .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
602*4882a593Smuzhiyun .pm_suspend = exynos_pm_suspend,
603*4882a593Smuzhiyun .pm_resume = exynos3250_pm_resume,
604*4882a593Smuzhiyun .pm_prepare = exynos3250_pm_prepare,
605*4882a593Smuzhiyun .cpu_suspend = exynos3250_cpu_suspend,
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static const struct exynos_pm_data exynos4_pm_data = {
609*4882a593Smuzhiyun .wkup_irq = exynos4_wkup_irq,
610*4882a593Smuzhiyun .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
611*4882a593Smuzhiyun .pm_suspend = exynos_pm_suspend,
612*4882a593Smuzhiyun .pm_resume = exynos_pm_resume,
613*4882a593Smuzhiyun .pm_prepare = exynos_pm_prepare,
614*4882a593Smuzhiyun .cpu_suspend = exynos_cpu_suspend,
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static const struct exynos_pm_data exynos5250_pm_data = {
618*4882a593Smuzhiyun .wkup_irq = exynos5250_wkup_irq,
619*4882a593Smuzhiyun .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
620*4882a593Smuzhiyun .pm_suspend = exynos_pm_suspend,
621*4882a593Smuzhiyun .pm_resume = exynos_pm_resume,
622*4882a593Smuzhiyun .pm_prepare = exynos_pm_prepare,
623*4882a593Smuzhiyun .cpu_suspend = exynos_cpu_suspend,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct exynos_pm_data exynos5420_pm_data = {
627*4882a593Smuzhiyun .wkup_irq = exynos5250_wkup_irq,
628*4882a593Smuzhiyun .wake_disable_mask = (0x7F << 7) | (0x1F << 1),
629*4882a593Smuzhiyun .pm_resume_prepare = exynos5420_prepare_pm_resume,
630*4882a593Smuzhiyun .pm_resume = exynos5420_pm_resume,
631*4882a593Smuzhiyun .pm_suspend = exynos5420_pm_suspend,
632*4882a593Smuzhiyun .pm_prepare = exynos5420_pm_prepare,
633*4882a593Smuzhiyun .cpu_suspend = exynos5420_cpu_suspend,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static const struct of_device_id exynos_pmu_of_device_ids[] __initconst = {
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun .compatible = "samsung,exynos3250-pmu",
639*4882a593Smuzhiyun .data = &exynos3250_pm_data,
640*4882a593Smuzhiyun }, {
641*4882a593Smuzhiyun .compatible = "samsung,exynos4210-pmu",
642*4882a593Smuzhiyun .data = &exynos4_pm_data,
643*4882a593Smuzhiyun }, {
644*4882a593Smuzhiyun .compatible = "samsung,exynos4412-pmu",
645*4882a593Smuzhiyun .data = &exynos4_pm_data,
646*4882a593Smuzhiyun }, {
647*4882a593Smuzhiyun .compatible = "samsung,exynos5250-pmu",
648*4882a593Smuzhiyun .data = &exynos5250_pm_data,
649*4882a593Smuzhiyun }, {
650*4882a593Smuzhiyun .compatible = "samsung,exynos5420-pmu",
651*4882a593Smuzhiyun .data = &exynos5420_pm_data,
652*4882a593Smuzhiyun },
653*4882a593Smuzhiyun { /*sentinel*/ },
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static struct syscore_ops exynos_pm_syscore_ops;
657*4882a593Smuzhiyun
exynos_pm_init(void)658*4882a593Smuzhiyun void __init exynos_pm_init(void)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun const struct of_device_id *match;
661*4882a593Smuzhiyun struct device_node *np;
662*4882a593Smuzhiyun u32 tmp;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun np = of_find_matching_node_and_match(NULL, exynos_pmu_of_device_ids, &match);
665*4882a593Smuzhiyun if (!np) {
666*4882a593Smuzhiyun pr_err("Failed to find PMU node\n");
667*4882a593Smuzhiyun return;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (WARN_ON(!of_find_property(np, "interrupt-controller", NULL))) {
671*4882a593Smuzhiyun pr_warn("Outdated DT detected, suspend/resume will NOT work\n");
672*4882a593Smuzhiyun of_node_put(np);
673*4882a593Smuzhiyun return;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun of_node_put(np);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun pm_data = (const struct exynos_pm_data *) match->data;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* All wakeup disable */
680*4882a593Smuzhiyun tmp = pmu_raw_readl(S5P_WAKEUP_MASK);
681*4882a593Smuzhiyun tmp |= pm_data->wake_disable_mask;
682*4882a593Smuzhiyun pmu_raw_writel(tmp, S5P_WAKEUP_MASK);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun exynos_pm_syscore_ops.suspend = pm_data->pm_suspend;
685*4882a593Smuzhiyun exynos_pm_syscore_ops.resume = pm_data->pm_resume;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun register_syscore_ops(&exynos_pm_syscore_ops);
688*4882a593Smuzhiyun suspend_set_ops(&exynos_suspend_ops);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun * Applicable as of now only to Exynos542x. If booted under secure
692*4882a593Smuzhiyun * firmware, the non-secure region of sysram should be used.
693*4882a593Smuzhiyun */
694*4882a593Smuzhiyun if (exynos_secure_firmware_available()) {
695*4882a593Smuzhiyun pm_state.sysram_phys = sysram_base_phys;
696*4882a593Smuzhiyun pm_state.sysram_base = sysram_ns_base_addr;
697*4882a593Smuzhiyun pm_state.secure_firmware = true;
698*4882a593Smuzhiyun } else {
699*4882a593Smuzhiyun pm_state.sysram_base = sysram_base_addr;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun }
702