1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Samsung Exynos Flattened Device Tree enabled machine
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2010-2014 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun // http://www.samsung.com
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_fdt.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/irqchip.h>
15*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/cacheflush.h>
18*4882a593Smuzhiyun #include <asm/hardware/cache-l2x0.h>
19*4882a593Smuzhiyun #include <asm/mach/arch.h>
20*4882a593Smuzhiyun #include <asm/mach/map.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "common.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define S3C_ADDR_BASE 0xF6000000
25*4882a593Smuzhiyun #define S3C_ADDR(x) ((void __iomem __force *)S3C_ADDR_BASE + (x))
26*4882a593Smuzhiyun #define S5P_VA_CHIPID S3C_ADDR(0x02000000)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct platform_device exynos_cpuidle = {
29*4882a593Smuzhiyun .name = "exynos_cpuidle",
30*4882a593Smuzhiyun #ifdef CONFIG_ARM_EXYNOS_CPUIDLE
31*4882a593Smuzhiyun .dev.platform_data = exynos_enter_aftr,
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun .id = -1,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun void __iomem *sysram_base_addr __ro_after_init;
37*4882a593Smuzhiyun phys_addr_t sysram_base_phys __ro_after_init;
38*4882a593Smuzhiyun void __iomem *sysram_ns_base_addr __ro_after_init;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun unsigned long exynos_cpu_id;
41*4882a593Smuzhiyun static unsigned int exynos_cpu_rev;
42*4882a593Smuzhiyun
exynos_rev(void)43*4882a593Smuzhiyun unsigned int exynos_rev(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return exynos_cpu_rev;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
exynos_sysram_init(void)48*4882a593Smuzhiyun void __init exynos_sysram_init(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct device_node *node;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram") {
53*4882a593Smuzhiyun if (!of_device_is_available(node))
54*4882a593Smuzhiyun continue;
55*4882a593Smuzhiyun sysram_base_addr = of_iomap(node, 0);
56*4882a593Smuzhiyun sysram_base_phys = of_translate_address(node,
57*4882a593Smuzhiyun of_get_address(node, 0, NULL, NULL));
58*4882a593Smuzhiyun of_node_put(node);
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram-ns") {
63*4882a593Smuzhiyun if (!of_device_is_available(node))
64*4882a593Smuzhiyun continue;
65*4882a593Smuzhiyun sysram_ns_base_addr = of_iomap(node, 0);
66*4882a593Smuzhiyun of_node_put(node);
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
exynos_fdt_map_chipid(unsigned long node,const char * uname,int depth,void * data)71*4882a593Smuzhiyun static int __init exynos_fdt_map_chipid(unsigned long node, const char *uname,
72*4882a593Smuzhiyun int depth, void *data)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct map_desc iodesc;
75*4882a593Smuzhiyun const __be32 *reg;
76*4882a593Smuzhiyun int len;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (!of_flat_dt_is_compatible(node, "samsung,exynos4210-chipid"))
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun reg = of_get_flat_dt_prop(node, "reg", &len);
82*4882a593Smuzhiyun if (reg == NULL || len != (sizeof(unsigned long) * 2))
83*4882a593Smuzhiyun return 0;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun iodesc.pfn = __phys_to_pfn(be32_to_cpu(reg[0]));
86*4882a593Smuzhiyun iodesc.length = be32_to_cpu(reg[1]) - 1;
87*4882a593Smuzhiyun iodesc.virtual = (unsigned long)S5P_VA_CHIPID;
88*4882a593Smuzhiyun iodesc.type = MT_DEVICE;
89*4882a593Smuzhiyun iotable_init(&iodesc, 1);
90*4882a593Smuzhiyun return 1;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
exynos_init_io(void)93*4882a593Smuzhiyun static void __init exynos_init_io(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun debug_ll_io_init();
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun of_scan_flat_dt(exynos_fdt_map_chipid, NULL);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* detect cpu id and rev. */
100*4882a593Smuzhiyun exynos_cpu_id = readl_relaxed(S5P_VA_CHIPID);
101*4882a593Smuzhiyun exynos_cpu_rev = exynos_cpu_id & 0xFF;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun pr_info("Samsung CPU ID: 0x%08lx\n", exynos_cpu_id);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun * Set or clear the USE_DELAYED_RESET_ASSERTION option. Used by smp code
109*4882a593Smuzhiyun * and suspend.
110*4882a593Smuzhiyun *
111*4882a593Smuzhiyun * This is necessary only on Exynos4 SoCs. When system is running
112*4882a593Smuzhiyun * USE_DELAYED_RESET_ASSERTION should be set so the ARM CLK clock down
113*4882a593Smuzhiyun * feature could properly detect global idle state when secondary CPU is
114*4882a593Smuzhiyun * powered down.
115*4882a593Smuzhiyun *
116*4882a593Smuzhiyun * However this should not be set when such system is going into suspend.
117*4882a593Smuzhiyun */
exynos_set_delayed_reset_assertion(bool enable)118*4882a593Smuzhiyun void exynos_set_delayed_reset_assertion(bool enable)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun if (of_machine_is_compatible("samsung,exynos4")) {
121*4882a593Smuzhiyun unsigned int tmp, core_id;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun for (core_id = 0; core_id < num_possible_cpus(); core_id++) {
124*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS_ARM_CORE_OPTION(core_id));
125*4882a593Smuzhiyun if (enable)
126*4882a593Smuzhiyun tmp |= S5P_USE_DELAYED_RESET_ASSERTION;
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun tmp &= ~(S5P_USE_DELAYED_RESET_ASSERTION);
129*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS_ARM_CORE_OPTION(core_id));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Apparently, these SoCs are not able to wake-up from suspend using
136*4882a593Smuzhiyun * the PMU. Too bad. Should they suddenly become capable of such a
137*4882a593Smuzhiyun * feat, the matches below should be moved to suspend.c.
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun static const struct of_device_id exynos_dt_pmu_match[] = {
140*4882a593Smuzhiyun { .compatible = "samsung,exynos5260-pmu" },
141*4882a593Smuzhiyun { .compatible = "samsung,exynos5410-pmu" },
142*4882a593Smuzhiyun { /*sentinel*/ },
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
exynos_map_pmu(void)145*4882a593Smuzhiyun static void exynos_map_pmu(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct device_node *np;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun np = of_find_matching_node(NULL, exynos_dt_pmu_match);
150*4882a593Smuzhiyun if (np)
151*4882a593Smuzhiyun pmu_base_addr = of_iomap(np, 0);
152*4882a593Smuzhiyun of_node_put(np);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
exynos_init_irq(void)155*4882a593Smuzhiyun static void __init exynos_init_irq(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun irqchip_init();
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Since platsmp.c needs pmu base address by the time
160*4882a593Smuzhiyun * DT is not unflatten so we can't use DT APIs before
161*4882a593Smuzhiyun * init_irq
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun exynos_map_pmu();
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
exynos_dt_machine_init(void)166*4882a593Smuzhiyun static void __init exynos_dt_machine_init(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * This is called from smp_prepare_cpus if we've built for SMP, but
170*4882a593Smuzhiyun * we still need to set it up for PM and firmware ops if not.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_SMP))
173*4882a593Smuzhiyun exynos_sysram_init();
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #if defined(CONFIG_SMP) && defined(CONFIG_ARM_EXYNOS_CPUIDLE)
176*4882a593Smuzhiyun if (of_machine_is_compatible("samsung,exynos4210") ||
177*4882a593Smuzhiyun of_machine_is_compatible("samsung,exynos3250"))
178*4882a593Smuzhiyun exynos_cpuidle.dev.platform_data = &cpuidle_coupled_exynos_data;
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun if (of_machine_is_compatible("samsung,exynos4210") ||
181*4882a593Smuzhiyun (of_machine_is_compatible("samsung,exynos4412") &&
182*4882a593Smuzhiyun (of_machine_is_compatible("samsung,trats2") ||
183*4882a593Smuzhiyun of_machine_is_compatible("samsung,midas"))) ||
184*4882a593Smuzhiyun of_machine_is_compatible("samsung,exynos3250") ||
185*4882a593Smuzhiyun of_machine_is_compatible("samsung,exynos5250"))
186*4882a593Smuzhiyun platform_device_register(&exynos_cpuidle);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static char const *const exynos_dt_compat[] __initconst = {
190*4882a593Smuzhiyun "samsung,exynos3",
191*4882a593Smuzhiyun "samsung,exynos3250",
192*4882a593Smuzhiyun "samsung,exynos4",
193*4882a593Smuzhiyun "samsung,exynos4210",
194*4882a593Smuzhiyun "samsung,exynos4412",
195*4882a593Smuzhiyun "samsung,exynos5",
196*4882a593Smuzhiyun "samsung,exynos5250",
197*4882a593Smuzhiyun "samsung,exynos5260",
198*4882a593Smuzhiyun "samsung,exynos5420",
199*4882a593Smuzhiyun NULL
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
exynos_dt_fixup(void)202*4882a593Smuzhiyun static void __init exynos_dt_fixup(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Some versions of uboot pass garbage entries in the memory node,
206*4882a593Smuzhiyun * use the old CONFIG_ARM_NR_BANKS
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun of_fdt_limit_memory(8);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun DT_MACHINE_START(EXYNOS_DT, "Samsung Exynos (Flattened Device Tree)")
212*4882a593Smuzhiyun .l2c_aux_val = 0x38400000,
213*4882a593Smuzhiyun .l2c_aux_mask = 0xc60fffff,
214*4882a593Smuzhiyun .smp = smp_ops(exynos_smp_ops),
215*4882a593Smuzhiyun .map_io = exynos_init_io,
216*4882a593Smuzhiyun .init_early = exynos_firmware_init,
217*4882a593Smuzhiyun .init_irq = exynos_init_irq,
218*4882a593Smuzhiyun .init_machine = exynos_dt_machine_init,
219*4882a593Smuzhiyun .init_late = exynos_pm_init,
220*4882a593Smuzhiyun .dt_compat = exynos_dt_compat,
221*4882a593Smuzhiyun .dt_fixup = exynos_dt_fixup,
222*4882a593Smuzhiyun MACHINE_END
223