xref: /OK3568_Linux_fs/kernel/arch/arm/mach-ep93xx/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm/mach-ep93xx/clock.c
4*4882a593Smuzhiyun  * Clock control for Cirrus EP93xx chips.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/string.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/clkdev.h>
19*4882a593Smuzhiyun #include <linux/soc/cirrus/ep93xx.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "hardware.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <asm/div64.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "soc.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct clk {
28*4882a593Smuzhiyun 	struct clk	*parent;
29*4882a593Smuzhiyun 	unsigned long	rate;
30*4882a593Smuzhiyun 	int		users;
31*4882a593Smuzhiyun 	int		sw_locked;
32*4882a593Smuzhiyun 	void __iomem	*enable_reg;
33*4882a593Smuzhiyun 	u32		enable_mask;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	unsigned long	(*get_rate)(struct clk *clk);
36*4882a593Smuzhiyun 	int		(*set_rate)(struct clk *clk, unsigned long rate);
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static unsigned long get_uart_rate(struct clk *clk);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
43*4882a593Smuzhiyun static int set_div_rate(struct clk *clk, unsigned long rate);
44*4882a593Smuzhiyun static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate);
45*4882a593Smuzhiyun static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static struct clk clk_xtali = {
48*4882a593Smuzhiyun 	.rate		= EP93XX_EXT_CLK_RATE,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun static struct clk clk_uart1 = {
51*4882a593Smuzhiyun 	.parent		= &clk_xtali,
52*4882a593Smuzhiyun 	.sw_locked	= 1,
53*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_DEVCFG,
54*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_DEVCFG_U1EN,
55*4882a593Smuzhiyun 	.get_rate	= get_uart_rate,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun static struct clk clk_uart2 = {
58*4882a593Smuzhiyun 	.parent		= &clk_xtali,
59*4882a593Smuzhiyun 	.sw_locked	= 1,
60*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_DEVCFG,
61*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_DEVCFG_U2EN,
62*4882a593Smuzhiyun 	.get_rate	= get_uart_rate,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun static struct clk clk_uart3 = {
65*4882a593Smuzhiyun 	.parent		= &clk_xtali,
66*4882a593Smuzhiyun 	.sw_locked	= 1,
67*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_DEVCFG,
68*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_DEVCFG_U3EN,
69*4882a593Smuzhiyun 	.get_rate	= get_uart_rate,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun static struct clk clk_pll1 = {
72*4882a593Smuzhiyun 	.parent		= &clk_xtali,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun static struct clk clk_f = {
75*4882a593Smuzhiyun 	.parent		= &clk_pll1,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun static struct clk clk_h = {
78*4882a593Smuzhiyun 	.parent		= &clk_pll1,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun static struct clk clk_p = {
81*4882a593Smuzhiyun 	.parent		= &clk_pll1,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun static struct clk clk_pll2 = {
84*4882a593Smuzhiyun 	.parent		= &clk_xtali,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun static struct clk clk_usb_host = {
87*4882a593Smuzhiyun 	.parent		= &clk_pll2,
88*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
89*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_USH_EN,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun static struct clk clk_keypad = {
92*4882a593Smuzhiyun 	.parent		= &clk_xtali,
93*4882a593Smuzhiyun 	.sw_locked	= 1,
94*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_KEYTCHCLKDIV,
95*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
96*4882a593Smuzhiyun 	.set_rate	= set_keytchclk_rate,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun static struct clk clk_adc = {
99*4882a593Smuzhiyun 	.parent		= &clk_xtali,
100*4882a593Smuzhiyun 	.sw_locked	= 1,
101*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_KEYTCHCLKDIV,
102*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_KEYTCHCLKDIV_TSEN,
103*4882a593Smuzhiyun 	.set_rate	= set_keytchclk_rate,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun static struct clk clk_spi = {
106*4882a593Smuzhiyun 	.parent		= &clk_xtali,
107*4882a593Smuzhiyun 	.rate		= EP93XX_EXT_CLK_RATE,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun static struct clk clk_pwm = {
110*4882a593Smuzhiyun 	.parent		= &clk_xtali,
111*4882a593Smuzhiyun 	.rate		= EP93XX_EXT_CLK_RATE,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct clk clk_video = {
115*4882a593Smuzhiyun 	.sw_locked	= 1,
116*4882a593Smuzhiyun 	.enable_reg     = EP93XX_SYSCON_VIDCLKDIV,
117*4882a593Smuzhiyun 	.enable_mask    = EP93XX_SYSCON_CLKDIV_ENABLE,
118*4882a593Smuzhiyun 	.set_rate	= set_div_rate,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static struct clk clk_i2s_mclk = {
122*4882a593Smuzhiyun 	.sw_locked	= 1,
123*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_I2SCLKDIV,
124*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_CLKDIV_ENABLE,
125*4882a593Smuzhiyun 	.set_rate	= set_div_rate,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static struct clk clk_i2s_sclk = {
129*4882a593Smuzhiyun 	.sw_locked	= 1,
130*4882a593Smuzhiyun 	.parent		= &clk_i2s_mclk,
131*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_I2SCLKDIV,
132*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_I2SCLKDIV_SENA,
133*4882a593Smuzhiyun 	.set_rate	= set_i2s_sclk_rate,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct clk clk_i2s_lrclk = {
137*4882a593Smuzhiyun 	.sw_locked	= 1,
138*4882a593Smuzhiyun 	.parent		= &clk_i2s_sclk,
139*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_I2SCLKDIV,
140*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_I2SCLKDIV_SENA,
141*4882a593Smuzhiyun 	.set_rate	= set_i2s_lrclk_rate,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* DMA Clocks */
145*4882a593Smuzhiyun static struct clk clk_m2p0 = {
146*4882a593Smuzhiyun 	.parent		= &clk_h,
147*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
148*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P0,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun static struct clk clk_m2p1 = {
151*4882a593Smuzhiyun 	.parent		= &clk_h,
152*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
153*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P1,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun static struct clk clk_m2p2 = {
156*4882a593Smuzhiyun 	.parent		= &clk_h,
157*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
158*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P2,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun static struct clk clk_m2p3 = {
161*4882a593Smuzhiyun 	.parent		= &clk_h,
162*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
163*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P3,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun static struct clk clk_m2p4 = {
166*4882a593Smuzhiyun 	.parent		= &clk_h,
167*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
168*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P4,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun static struct clk clk_m2p5 = {
171*4882a593Smuzhiyun 	.parent		= &clk_h,
172*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
173*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P5,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun static struct clk clk_m2p6 = {
176*4882a593Smuzhiyun 	.parent		= &clk_h,
177*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
178*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P6,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun static struct clk clk_m2p7 = {
181*4882a593Smuzhiyun 	.parent		= &clk_h,
182*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
183*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P7,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun static struct clk clk_m2p8 = {
186*4882a593Smuzhiyun 	.parent		= &clk_h,
187*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
188*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P8,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun static struct clk clk_m2p9 = {
191*4882a593Smuzhiyun 	.parent		= &clk_h,
192*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
193*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P9,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun static struct clk clk_m2m0 = {
196*4882a593Smuzhiyun 	.parent		= &clk_h,
197*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
198*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2M0,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun static struct clk clk_m2m1 = {
201*4882a593Smuzhiyun 	.parent		= &clk_h,
202*4882a593Smuzhiyun 	.enable_reg	= EP93XX_SYSCON_PWRCNT,
203*4882a593Smuzhiyun 	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2M1,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define INIT_CK(dev,con,ck)					\
207*4882a593Smuzhiyun 	{ .dev_id = dev, .con_id = con, .clk = ck }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct clk_lookup clocks[] = {
210*4882a593Smuzhiyun 	INIT_CK(NULL,			"xtali",	&clk_xtali),
211*4882a593Smuzhiyun 	INIT_CK("apb:uart1",		NULL,		&clk_uart1),
212*4882a593Smuzhiyun 	INIT_CK("apb:uart2",		NULL,		&clk_uart2),
213*4882a593Smuzhiyun 	INIT_CK("apb:uart3",		NULL,		&clk_uart3),
214*4882a593Smuzhiyun 	INIT_CK(NULL,			"pll1",		&clk_pll1),
215*4882a593Smuzhiyun 	INIT_CK(NULL,			"fclk",		&clk_f),
216*4882a593Smuzhiyun 	INIT_CK(NULL,			"hclk",		&clk_h),
217*4882a593Smuzhiyun 	INIT_CK(NULL,			"apb_pclk",	&clk_p),
218*4882a593Smuzhiyun 	INIT_CK(NULL,			"pll2",		&clk_pll2),
219*4882a593Smuzhiyun 	INIT_CK("ohci-platform",	NULL,		&clk_usb_host),
220*4882a593Smuzhiyun 	INIT_CK("ep93xx-keypad",	NULL,		&clk_keypad),
221*4882a593Smuzhiyun 	INIT_CK("ep93xx-adc",		NULL,		&clk_adc),
222*4882a593Smuzhiyun 	INIT_CK("ep93xx-fb",		NULL,		&clk_video),
223*4882a593Smuzhiyun 	INIT_CK("ep93xx-spi.0",		NULL,		&clk_spi),
224*4882a593Smuzhiyun 	INIT_CK("ep93xx-i2s",		"mclk",		&clk_i2s_mclk),
225*4882a593Smuzhiyun 	INIT_CK("ep93xx-i2s",		"sclk",		&clk_i2s_sclk),
226*4882a593Smuzhiyun 	INIT_CK("ep93xx-i2s",		"lrclk",	&clk_i2s_lrclk),
227*4882a593Smuzhiyun 	INIT_CK(NULL,			"pwm_clk",	&clk_pwm),
228*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p0",		&clk_m2p0),
229*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p1",		&clk_m2p1),
230*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p2",		&clk_m2p2),
231*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p3",		&clk_m2p3),
232*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p4",		&clk_m2p4),
233*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p5",		&clk_m2p5),
234*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p6",		&clk_m2p6),
235*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p7",		&clk_m2p7),
236*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p8",		&clk_m2p8),
237*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2p9",		&clk_m2p9),
238*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2m0",		&clk_m2m0),
239*4882a593Smuzhiyun 	INIT_CK(NULL,			"m2m1",		&clk_m2m1),
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
243*4882a593Smuzhiyun 
__clk_enable(struct clk * clk)244*4882a593Smuzhiyun static void __clk_enable(struct clk *clk)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	if (!clk->users++) {
247*4882a593Smuzhiyun 		if (clk->parent)
248*4882a593Smuzhiyun 			__clk_enable(clk->parent);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		if (clk->enable_reg) {
251*4882a593Smuzhiyun 			u32 v;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 			v = __raw_readl(clk->enable_reg);
254*4882a593Smuzhiyun 			v |= clk->enable_mask;
255*4882a593Smuzhiyun 			if (clk->sw_locked)
256*4882a593Smuzhiyun 				ep93xx_syscon_swlocked_write(v, clk->enable_reg);
257*4882a593Smuzhiyun 			else
258*4882a593Smuzhiyun 				__raw_writel(v, clk->enable_reg);
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
clk_enable(struct clk * clk)263*4882a593Smuzhiyun int clk_enable(struct clk *clk)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	unsigned long flags;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (!clk)
268*4882a593Smuzhiyun 		return -EINVAL;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	spin_lock_irqsave(&clk_lock, flags);
271*4882a593Smuzhiyun 	__clk_enable(clk);
272*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clk_lock, flags);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun EXPORT_SYMBOL(clk_enable);
277*4882a593Smuzhiyun 
__clk_disable(struct clk * clk)278*4882a593Smuzhiyun static void __clk_disable(struct clk *clk)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	if (!--clk->users) {
281*4882a593Smuzhiyun 		if (clk->enable_reg) {
282*4882a593Smuzhiyun 			u32 v;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			v = __raw_readl(clk->enable_reg);
285*4882a593Smuzhiyun 			v &= ~clk->enable_mask;
286*4882a593Smuzhiyun 			if (clk->sw_locked)
287*4882a593Smuzhiyun 				ep93xx_syscon_swlocked_write(v, clk->enable_reg);
288*4882a593Smuzhiyun 			else
289*4882a593Smuzhiyun 				__raw_writel(v, clk->enable_reg);
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		if (clk->parent)
293*4882a593Smuzhiyun 			__clk_disable(clk->parent);
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
clk_disable(struct clk * clk)297*4882a593Smuzhiyun void clk_disable(struct clk *clk)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	unsigned long flags;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (!clk)
302*4882a593Smuzhiyun 		return;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	spin_lock_irqsave(&clk_lock, flags);
305*4882a593Smuzhiyun 	__clk_disable(clk);
306*4882a593Smuzhiyun 	spin_unlock_irqrestore(&clk_lock, flags);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun EXPORT_SYMBOL(clk_disable);
309*4882a593Smuzhiyun 
get_uart_rate(struct clk * clk)310*4882a593Smuzhiyun static unsigned long get_uart_rate(struct clk *clk)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	unsigned long rate = clk_get_rate(clk->parent);
313*4882a593Smuzhiyun 	u32 value;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	value = __raw_readl(EP93XX_SYSCON_PWRCNT);
316*4882a593Smuzhiyun 	if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
317*4882a593Smuzhiyun 		return rate;
318*4882a593Smuzhiyun 	else
319*4882a593Smuzhiyun 		return rate / 2;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
clk_get_rate(struct clk * clk)322*4882a593Smuzhiyun unsigned long clk_get_rate(struct clk *clk)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	if (clk->get_rate)
325*4882a593Smuzhiyun 		return clk->get_rate(clk);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return clk->rate;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_rate);
330*4882a593Smuzhiyun 
set_keytchclk_rate(struct clk * clk,unsigned long rate)331*4882a593Smuzhiyun static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	u32 val;
334*4882a593Smuzhiyun 	u32 div_bit;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	val = __raw_readl(clk->enable_reg);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/*
339*4882a593Smuzhiyun 	 * The Key Matrix and ADC clocks are configured using the same
340*4882a593Smuzhiyun 	 * System Controller register.  The clock used will be either
341*4882a593Smuzhiyun 	 * 1/4 or 1/16 the external clock rate depending on the
342*4882a593Smuzhiyun 	 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
343*4882a593Smuzhiyun 	 * bit being set or cleared.
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun 	div_bit = clk->enable_mask >> 15;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (rate == EP93XX_KEYTCHCLK_DIV4)
348*4882a593Smuzhiyun 		val |= div_bit;
349*4882a593Smuzhiyun 	else if (rate == EP93XX_KEYTCHCLK_DIV16)
350*4882a593Smuzhiyun 		val &= ~div_bit;
351*4882a593Smuzhiyun 	else
352*4882a593Smuzhiyun 		return -EINVAL;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ep93xx_syscon_swlocked_write(val, clk->enable_reg);
355*4882a593Smuzhiyun 	clk->rate = rate;
356*4882a593Smuzhiyun 	return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
calc_clk_div(struct clk * clk,unsigned long rate,int * psel,int * esel,int * pdiv,int * div)359*4882a593Smuzhiyun static int calc_clk_div(struct clk *clk, unsigned long rate,
360*4882a593Smuzhiyun 			int *psel, int *esel, int *pdiv, int *div)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct clk *mclk;
363*4882a593Smuzhiyun 	unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
364*4882a593Smuzhiyun 	int i, found = 0, __div = 0, __pdiv = 0;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* Don't exceed the maximum rate */
367*4882a593Smuzhiyun 	max_rate = max3(clk_pll1.rate / 4, clk_pll2.rate / 4, clk_xtali.rate / 4);
368*4882a593Smuzhiyun 	rate = min(rate, max_rate);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/*
371*4882a593Smuzhiyun 	 * Try the two pll's and the external clock
372*4882a593Smuzhiyun 	 * Because the valid predividers are 2, 2.5 and 3, we multiply
373*4882a593Smuzhiyun 	 * all the clocks by 2 to avoid floating point math.
374*4882a593Smuzhiyun 	 *
375*4882a593Smuzhiyun 	 * This is based on the algorithm in the ep93xx raster guide:
376*4882a593Smuzhiyun 	 * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
377*4882a593Smuzhiyun 	 *
378*4882a593Smuzhiyun 	 */
379*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
380*4882a593Smuzhiyun 		if (i == 0)
381*4882a593Smuzhiyun 			mclk = &clk_xtali;
382*4882a593Smuzhiyun 		else if (i == 1)
383*4882a593Smuzhiyun 			mclk = &clk_pll1;
384*4882a593Smuzhiyun 		else
385*4882a593Smuzhiyun 			mclk = &clk_pll2;
386*4882a593Smuzhiyun 		mclk_rate = mclk->rate * 2;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		/* Try each predivider value */
389*4882a593Smuzhiyun 		for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
390*4882a593Smuzhiyun 			__div = mclk_rate / (rate * __pdiv);
391*4882a593Smuzhiyun 			if (__div < 2 || __div > 127)
392*4882a593Smuzhiyun 				continue;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 			actual_rate = mclk_rate / (__pdiv * __div);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 			if (!found || abs(actual_rate - rate) < rate_err) {
397*4882a593Smuzhiyun 				*pdiv = __pdiv - 3;
398*4882a593Smuzhiyun 				*div = __div;
399*4882a593Smuzhiyun 				*psel = (i == 2);
400*4882a593Smuzhiyun 				*esel = (i != 0);
401*4882a593Smuzhiyun 				clk->parent = mclk;
402*4882a593Smuzhiyun 				clk->rate = actual_rate;
403*4882a593Smuzhiyun 				rate_err = abs(actual_rate - rate);
404*4882a593Smuzhiyun 				found = 1;
405*4882a593Smuzhiyun 			}
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (!found)
410*4882a593Smuzhiyun 		return -EINVAL;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
set_div_rate(struct clk * clk,unsigned long rate)415*4882a593Smuzhiyun static int set_div_rate(struct clk *clk, unsigned long rate)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	int err, psel = 0, esel = 0, pdiv = 0, div = 0;
418*4882a593Smuzhiyun 	u32 val;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
421*4882a593Smuzhiyun 	if (err)
422*4882a593Smuzhiyun 		return err;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Clear the esel, psel, pdiv and div bits */
425*4882a593Smuzhiyun 	val = __raw_readl(clk->enable_reg);
426*4882a593Smuzhiyun 	val &= ~0x7fff;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Set the new esel, psel, pdiv and div bits for the new clock rate */
429*4882a593Smuzhiyun 	val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
430*4882a593Smuzhiyun 		(psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
431*4882a593Smuzhiyun 		(pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
432*4882a593Smuzhiyun 	ep93xx_syscon_swlocked_write(val, clk->enable_reg);
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
set_i2s_sclk_rate(struct clk * clk,unsigned long rate)436*4882a593Smuzhiyun static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	unsigned val = __raw_readl(clk->enable_reg);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (rate == clk_i2s_mclk.rate / 2)
441*4882a593Smuzhiyun 		ep93xx_syscon_swlocked_write(val & ~EP93XX_I2SCLKDIV_SDIV,
442*4882a593Smuzhiyun 					     clk->enable_reg);
443*4882a593Smuzhiyun 	else if (rate == clk_i2s_mclk.rate / 4)
444*4882a593Smuzhiyun 		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_SDIV,
445*4882a593Smuzhiyun 					     clk->enable_reg);
446*4882a593Smuzhiyun 	else
447*4882a593Smuzhiyun 		return -EINVAL;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	clk_i2s_sclk.rate = rate;
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
set_i2s_lrclk_rate(struct clk * clk,unsigned long rate)453*4882a593Smuzhiyun static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	unsigned val = __raw_readl(clk->enable_reg) &
456*4882a593Smuzhiyun 		~EP93XX_I2SCLKDIV_LRDIV_MASK;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (rate == clk_i2s_sclk.rate / 32)
459*4882a593Smuzhiyun 		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV32,
460*4882a593Smuzhiyun 					     clk->enable_reg);
461*4882a593Smuzhiyun 	else if (rate == clk_i2s_sclk.rate / 64)
462*4882a593Smuzhiyun 		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV64,
463*4882a593Smuzhiyun 					     clk->enable_reg);
464*4882a593Smuzhiyun 	else if (rate == clk_i2s_sclk.rate / 128)
465*4882a593Smuzhiyun 		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV128,
466*4882a593Smuzhiyun 					     clk->enable_reg);
467*4882a593Smuzhiyun 	else
468*4882a593Smuzhiyun 		return -EINVAL;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	clk_i2s_lrclk.rate = rate;
471*4882a593Smuzhiyun 	return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
clk_set_rate(struct clk * clk,unsigned long rate)474*4882a593Smuzhiyun int clk_set_rate(struct clk *clk, unsigned long rate)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	if (clk->set_rate)
477*4882a593Smuzhiyun 		return clk->set_rate(clk, rate);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return -EINVAL;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_rate);
482*4882a593Smuzhiyun 
clk_round_rate(struct clk * clk,unsigned long rate)483*4882a593Smuzhiyun long clk_round_rate(struct clk *clk, unsigned long rate)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	WARN_ON(clk);
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun EXPORT_SYMBOL(clk_round_rate);
489*4882a593Smuzhiyun 
clk_set_parent(struct clk * clk,struct clk * parent)490*4882a593Smuzhiyun int clk_set_parent(struct clk *clk, struct clk *parent)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	WARN_ON(clk);
493*4882a593Smuzhiyun 	return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_parent);
496*4882a593Smuzhiyun 
clk_get_parent(struct clk * clk)497*4882a593Smuzhiyun struct clk *clk_get_parent(struct clk *clk)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	return clk->parent;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_parent);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
505*4882a593Smuzhiyun static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
506*4882a593Smuzhiyun static char pclk_divisors[] = { 1, 2, 4, 8 };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun  * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
510*4882a593Smuzhiyun  */
calc_pll_rate(u32 config_word)511*4882a593Smuzhiyun static unsigned long calc_pll_rate(u32 config_word)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	unsigned long long rate;
514*4882a593Smuzhiyun 	int i;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	rate = clk_xtali.rate;
517*4882a593Smuzhiyun 	rate *= ((config_word >> 11) & 0x1f) + 1;		/* X1FBD */
518*4882a593Smuzhiyun 	rate *= ((config_word >> 5) & 0x3f) + 1;		/* X2FBD */
519*4882a593Smuzhiyun 	do_div(rate, (config_word & 0x1f) + 1);			/* X2IPD */
520*4882a593Smuzhiyun 	for (i = 0; i < ((config_word >> 16) & 3); i++)		/* PS */
521*4882a593Smuzhiyun 		rate >>= 1;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return (unsigned long)rate;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
ep93xx_dma_clock_init(void)526*4882a593Smuzhiyun static void __init ep93xx_dma_clock_init(void)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	clk_m2p0.rate = clk_h.rate;
529*4882a593Smuzhiyun 	clk_m2p1.rate = clk_h.rate;
530*4882a593Smuzhiyun 	clk_m2p2.rate = clk_h.rate;
531*4882a593Smuzhiyun 	clk_m2p3.rate = clk_h.rate;
532*4882a593Smuzhiyun 	clk_m2p4.rate = clk_h.rate;
533*4882a593Smuzhiyun 	clk_m2p5.rate = clk_h.rate;
534*4882a593Smuzhiyun 	clk_m2p6.rate = clk_h.rate;
535*4882a593Smuzhiyun 	clk_m2p7.rate = clk_h.rate;
536*4882a593Smuzhiyun 	clk_m2p8.rate = clk_h.rate;
537*4882a593Smuzhiyun 	clk_m2p9.rate = clk_h.rate;
538*4882a593Smuzhiyun 	clk_m2m0.rate = clk_h.rate;
539*4882a593Smuzhiyun 	clk_m2m1.rate = clk_h.rate;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
ep93xx_clock_init(void)542*4882a593Smuzhiyun static int __init ep93xx_clock_init(void)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	u32 value;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Determine the bootloader configured pll1 rate */
547*4882a593Smuzhiyun 	value = __raw_readl(EP93XX_SYSCON_CLKSET1);
548*4882a593Smuzhiyun 	if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
549*4882a593Smuzhiyun 		clk_pll1.rate = clk_xtali.rate;
550*4882a593Smuzhiyun 	else
551*4882a593Smuzhiyun 		clk_pll1.rate = calc_pll_rate(value);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Initialize the pll1 derived clocks */
554*4882a593Smuzhiyun 	clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
555*4882a593Smuzhiyun 	clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
556*4882a593Smuzhiyun 	clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
557*4882a593Smuzhiyun 	ep93xx_dma_clock_init();
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Determine the bootloader configured pll2 rate */
560*4882a593Smuzhiyun 	value = __raw_readl(EP93XX_SYSCON_CLKSET2);
561*4882a593Smuzhiyun 	if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
562*4882a593Smuzhiyun 		clk_pll2.rate = clk_xtali.rate;
563*4882a593Smuzhiyun 	else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
564*4882a593Smuzhiyun 		clk_pll2.rate = calc_pll_rate(value);
565*4882a593Smuzhiyun 	else
566*4882a593Smuzhiyun 		clk_pll2.rate = 0;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* Initialize the pll2 derived clocks */
569*4882a593Smuzhiyun 	clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/*
572*4882a593Smuzhiyun 	 * EP93xx SSP clock rate was doubled in version E2. For more information
573*4882a593Smuzhiyun 	 * see:
574*4882a593Smuzhiyun 	 *     http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
575*4882a593Smuzhiyun 	 */
576*4882a593Smuzhiyun 	if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2)
577*4882a593Smuzhiyun 		clk_spi.rate /= 2;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
580*4882a593Smuzhiyun 		clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
581*4882a593Smuzhiyun 	pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
582*4882a593Smuzhiyun 		clk_f.rate / 1000000, clk_h.rate / 1000000,
583*4882a593Smuzhiyun 		clk_p.rate / 1000000);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	clkdev_add_table(clocks, ARRAY_SIZE(clocks));
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun postcore_initcall(ep93xx_clock_init);
589