xref: /OK3568_Linux_fs/kernel/arch/arm/mach-ebsa110/io.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/arch/arm/mach-ebsa110/isamem.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2001 Russell King
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Perform "ISA" memory and IO accesses.  The EBSA110 has some "peculiarities"
8*4882a593Smuzhiyun  * in the way it handles accesses to odd IO ports on 16-bit devices.  These
9*4882a593Smuzhiyun  * devices have their D0-D15 lines connected to the processors D0-D15 lines.
10*4882a593Smuzhiyun  * Since they expect all byte IO operations to be performed on D0-D7, and the
11*4882a593Smuzhiyun  * StrongARM expects to transfer the byte to these odd addresses on D8-D15,
12*4882a593Smuzhiyun  * we must use a trick to get the required behaviour.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The trick employed here is to use long word stores to odd address -1.  The
15*4882a593Smuzhiyun  * glue logic picks this up as a "trick" access, and asserts the LSB of the
16*4882a593Smuzhiyun  * peripherals address bus, thereby accessing the odd IO port.  Meanwhile, the
17*4882a593Smuzhiyun  * StrongARM transfers its data on D0-D7 as expected.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * Things get more interesting on the pass-1 EBSA110 - the PCMCIA controller
20*4882a593Smuzhiyun  * wiring was screwed in such a way that it had limited memory space access.
21*4882a593Smuzhiyun  * Luckily, the work-around for this is not too horrible.  See
22*4882a593Smuzhiyun  * __isamem_convert_addr for the details.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/types.h>
27*4882a593Smuzhiyun #include <linux/io.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <mach/hardware.h>
30*4882a593Smuzhiyun #include <asm/page.h>
31*4882a593Smuzhiyun 
__isamem_convert_addr(const volatile void __iomem * addr)32*4882a593Smuzhiyun static void __iomem *__isamem_convert_addr(const volatile void __iomem *addr)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	u32 ret, a = (u32 __force) addr;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/*
37*4882a593Smuzhiyun 	 * The PCMCIA controller is wired up as follows:
38*4882a593Smuzhiyun 	 *        +---------+---------+---------+---------+---------+---------+
39*4882a593Smuzhiyun 	 * PCMCIA | 2 2 2 2 | 1 1 1 1 | 1 1 1 1 | 1 1     |         |         |
40*4882a593Smuzhiyun 	 *        | 3 2 1 0 | 9 8 7 6 | 5 4 3 2 | 1 0 9 8 | 7 6 5 4 | 3 2 1 0 |
41*4882a593Smuzhiyun 	 *        +---------+---------+---------+---------+---------+---------+
42*4882a593Smuzhiyun 	 *  CPU   | 2 2 2 2 | 2 1 1 1 | 1 1 1 1 | 1 1 1   |         |         |
43*4882a593Smuzhiyun 	 *        | 4 3 2 1 | 0 9 9 8 | 7 6 5 4 | 3 2 0 9 | 8 7 6 5 | 4 3 2 x |
44*4882a593Smuzhiyun 	 *        +---------+---------+---------+---------+---------+---------+
45*4882a593Smuzhiyun 	 *
46*4882a593Smuzhiyun 	 * This means that we can access PCMCIA regions as follows:
47*4882a593Smuzhiyun 	 *	0x*10000 -> 0x*1ffff
48*4882a593Smuzhiyun 	 *	0x*70000 -> 0x*7ffff
49*4882a593Smuzhiyun 	 *	0x*90000 -> 0x*9ffff
50*4882a593Smuzhiyun 	 *	0x*f0000 -> 0x*fffff
51*4882a593Smuzhiyun 	 */
52*4882a593Smuzhiyun 	ret  = (a & 0xf803fe) << 1;
53*4882a593Smuzhiyun 	ret |= (a & 0x03fc00) << 2;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	ret += 0xe8000000;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if ((a & 0x20000) == (a & 0x40000) >> 1)
58*4882a593Smuzhiyun 		return (void __iomem *)ret;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	BUG();
61*4882a593Smuzhiyun 	return NULL;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * read[bwl] and write[bwl]
66*4882a593Smuzhiyun  */
__readb(const volatile void __iomem * addr)67*4882a593Smuzhiyun u8 __readb(const volatile void __iomem *addr)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
70*4882a593Smuzhiyun 	u32 ret;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if ((unsigned long)addr & 1)
73*4882a593Smuzhiyun 		ret = __raw_readl(a);
74*4882a593Smuzhiyun 	else
75*4882a593Smuzhiyun 		ret = __raw_readb(a);
76*4882a593Smuzhiyun 	return ret;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
__readw(const volatile void __iomem * addr)79*4882a593Smuzhiyun u16 __readw(const volatile void __iomem *addr)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if ((unsigned long)addr & 1)
84*4882a593Smuzhiyun 		BUG();
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return __raw_readw(a);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
__readl(const volatile void __iomem * addr)89*4882a593Smuzhiyun u32 __readl(const volatile void __iomem *addr)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
92*4882a593Smuzhiyun 	u32 ret;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if ((unsigned long)addr & 3)
95*4882a593Smuzhiyun 		BUG();
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	ret = __raw_readw(a);
98*4882a593Smuzhiyun 	ret |= __raw_readw(a + 4) << 16;
99*4882a593Smuzhiyun 	return ret;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun EXPORT_SYMBOL(__readb);
103*4882a593Smuzhiyun EXPORT_SYMBOL(__readw);
104*4882a593Smuzhiyun EXPORT_SYMBOL(__readl);
105*4882a593Smuzhiyun 
readsw(const volatile void __iomem * addr,void * data,int len)106*4882a593Smuzhiyun void readsw(const volatile void __iomem *addr, void *data, int len)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	BUG_ON((unsigned long)addr & 1);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	__raw_readsw(a, data, len);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun EXPORT_SYMBOL(readsw);
115*4882a593Smuzhiyun 
readsl(const volatile void __iomem * addr,void * data,int len)116*4882a593Smuzhiyun void readsl(const volatile void __iomem *addr, void *data, int len)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	BUG_ON((unsigned long)addr & 3);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	__raw_readsl(a, data, len);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun EXPORT_SYMBOL(readsl);
125*4882a593Smuzhiyun 
__writeb(u8 val,volatile void __iomem * addr)126*4882a593Smuzhiyun void __writeb(u8 val, volatile void __iomem *addr)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if ((unsigned long)addr & 1)
131*4882a593Smuzhiyun 		__raw_writel(val, a);
132*4882a593Smuzhiyun 	else
133*4882a593Smuzhiyun 		__raw_writeb(val, a);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
__writew(u16 val,volatile void __iomem * addr)136*4882a593Smuzhiyun void __writew(u16 val, volatile void __iomem *addr)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if ((unsigned long)addr & 1)
141*4882a593Smuzhiyun 		BUG();
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	__raw_writew(val, a);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
__writel(u32 val,volatile void __iomem * addr)146*4882a593Smuzhiyun void __writel(u32 val, volatile void __iomem *addr)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if ((unsigned long)addr & 3)
151*4882a593Smuzhiyun 		BUG();
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	__raw_writew(val, a);
154*4882a593Smuzhiyun 	__raw_writew(val >> 16, a + 4);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun EXPORT_SYMBOL(__writeb);
158*4882a593Smuzhiyun EXPORT_SYMBOL(__writew);
159*4882a593Smuzhiyun EXPORT_SYMBOL(__writel);
160*4882a593Smuzhiyun 
writesw(volatile void __iomem * addr,const void * data,int len)161*4882a593Smuzhiyun void writesw(volatile void __iomem *addr, const void *data, int len)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	BUG_ON((unsigned long)addr & 1);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	__raw_writesw(a, data, len);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun EXPORT_SYMBOL(writesw);
170*4882a593Smuzhiyun 
writesl(volatile void __iomem * addr,const void * data,int len)171*4882a593Smuzhiyun void writesl(volatile void __iomem *addr, const void *data, int len)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	void __iomem *a = __isamem_convert_addr(addr);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	BUG_ON((unsigned long)addr & 3);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	__raw_writesl(a, data, len);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun EXPORT_SYMBOL(writesl);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * The EBSA110 has a weird "ISA IO" region:
183*4882a593Smuzhiyun  *
184*4882a593Smuzhiyun  * Region 0 (addr = 0xf0000000 + io << 2)
185*4882a593Smuzhiyun  * --------------------------------------------------------
186*4882a593Smuzhiyun  * Physical region	IO region
187*4882a593Smuzhiyun  * f0000fe0 - f0000ffc	3f8 - 3ff  ttyS0
188*4882a593Smuzhiyun  * f0000e60 - f0000e64	398 - 399
189*4882a593Smuzhiyun  * f0000de0 - f0000dfc	378 - 37f  lp0
190*4882a593Smuzhiyun  * f0000be0 - f0000bfc	2f8 - 2ff  ttyS1
191*4882a593Smuzhiyun  *
192*4882a593Smuzhiyun  * Region 1 (addr = 0xf0000000 + (io & ~1) << 1 + (io & 1))
193*4882a593Smuzhiyun  * --------------------------------------------------------
194*4882a593Smuzhiyun  * Physical region	IO region
195*4882a593Smuzhiyun  * f00014f1             a79        pnp write data
196*4882a593Smuzhiyun  * f00007c0 - f00007c1	3e0 - 3e1  pcmcia
197*4882a593Smuzhiyun  * f00004f1		279        pnp address
198*4882a593Smuzhiyun  * f0000440 - f000046c  220 - 236  eth0
199*4882a593Smuzhiyun  * f0000405		203        pnp read data
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun #define SUPERIO_PORT(p) \
202*4882a593Smuzhiyun 	(((p) >> 3) == (0x3f8 >> 3) || \
203*4882a593Smuzhiyun 	 ((p) >> 3) == (0x2f8 >> 3) || \
204*4882a593Smuzhiyun 	 ((p) >> 3) == (0x378 >> 3))
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * We're addressing an 8 or 16-bit peripheral which tranfers
208*4882a593Smuzhiyun  * odd addresses on the low ISA byte lane.
209*4882a593Smuzhiyun  */
__inb8(unsigned int port)210*4882a593Smuzhiyun u8 __inb8(unsigned int port)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	u32 ret;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/*
215*4882a593Smuzhiyun 	 * The SuperIO registers use sane addressing techniques...
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
218*4882a593Smuzhiyun 		ret = __raw_readb((void __iomem *)ISAIO_BASE + (port << 2));
219*4882a593Smuzhiyun 	else {
220*4882a593Smuzhiyun 		void __iomem *a = (void __iomem *)ISAIO_BASE + ((port & ~1) << 1);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/*
223*4882a593Smuzhiyun 		 * Shame nothing else does
224*4882a593Smuzhiyun 		 */
225*4882a593Smuzhiyun 		if (port & 1)
226*4882a593Smuzhiyun 			ret = __raw_readl(a);
227*4882a593Smuzhiyun 		else
228*4882a593Smuzhiyun 			ret = __raw_readb(a);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 	return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * We're addressing a 16-bit peripheral which transfers odd
235*4882a593Smuzhiyun  * addresses on the high ISA byte lane.
236*4882a593Smuzhiyun  */
__inb16(unsigned int port)237*4882a593Smuzhiyun u8 __inb16(unsigned int port)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	unsigned int offset;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/*
242*4882a593Smuzhiyun 	 * The SuperIO registers use sane addressing techniques...
243*4882a593Smuzhiyun 	 */
244*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
245*4882a593Smuzhiyun 		offset = port << 2;
246*4882a593Smuzhiyun 	else
247*4882a593Smuzhiyun 		offset = (port & ~1) << 1 | (port & 1);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return __raw_readb((void __iomem *)ISAIO_BASE + offset);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
__inw(unsigned int port)252*4882a593Smuzhiyun u16 __inw(unsigned int port)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	unsigned int offset;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/*
257*4882a593Smuzhiyun 	 * The SuperIO registers use sane addressing techniques...
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
260*4882a593Smuzhiyun 		offset = port << 2;
261*4882a593Smuzhiyun 	else {
262*4882a593Smuzhiyun 		offset = port << 1;
263*4882a593Smuzhiyun 		BUG_ON(port & 1);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 	return __raw_readw((void __iomem *)ISAIO_BASE + offset);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun  * Fake a 32-bit read with two 16-bit reads.  Needed for 3c589.
270*4882a593Smuzhiyun  */
__inl(unsigned int port)271*4882a593Smuzhiyun u32 __inl(unsigned int port)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	void __iomem *a;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (SUPERIO_PORT(port) || port & 3)
276*4882a593Smuzhiyun 		BUG();
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	a = (void __iomem *)ISAIO_BASE + ((port & ~1) << 1);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return __raw_readw(a) | __raw_readw(a + 4) << 16;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun EXPORT_SYMBOL(__inb8);
284*4882a593Smuzhiyun EXPORT_SYMBOL(__inb16);
285*4882a593Smuzhiyun EXPORT_SYMBOL(__inw);
286*4882a593Smuzhiyun EXPORT_SYMBOL(__inl);
287*4882a593Smuzhiyun 
__outb8(u8 val,unsigned int port)288*4882a593Smuzhiyun void __outb8(u8 val, unsigned int port)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	/*
291*4882a593Smuzhiyun 	 * The SuperIO registers use sane addressing techniques...
292*4882a593Smuzhiyun 	 */
293*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
294*4882a593Smuzhiyun 		__raw_writeb(val, (void __iomem *)ISAIO_BASE + (port << 2));
295*4882a593Smuzhiyun 	else {
296*4882a593Smuzhiyun 		void __iomem *a = (void __iomem *)ISAIO_BASE + ((port & ~1) << 1);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		/*
299*4882a593Smuzhiyun 		 * Shame nothing else does
300*4882a593Smuzhiyun 		 */
301*4882a593Smuzhiyun 		if (port & 1)
302*4882a593Smuzhiyun 			__raw_writel(val, a);
303*4882a593Smuzhiyun 		else
304*4882a593Smuzhiyun 			__raw_writeb(val, a);
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
__outb16(u8 val,unsigned int port)308*4882a593Smuzhiyun void __outb16(u8 val, unsigned int port)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	unsigned int offset;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/*
313*4882a593Smuzhiyun 	 * The SuperIO registers use sane addressing techniques...
314*4882a593Smuzhiyun 	 */
315*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
316*4882a593Smuzhiyun 		offset = port << 2;
317*4882a593Smuzhiyun 	else
318*4882a593Smuzhiyun 		offset = (port & ~1) << 1 | (port & 1);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	__raw_writeb(val, (void __iomem *)ISAIO_BASE + offset);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
__outw(u16 val,unsigned int port)323*4882a593Smuzhiyun void __outw(u16 val, unsigned int port)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	unsigned int offset;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/*
328*4882a593Smuzhiyun 	 * The SuperIO registers use sane addressing techniques...
329*4882a593Smuzhiyun 	 */
330*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
331*4882a593Smuzhiyun 		offset = port << 2;
332*4882a593Smuzhiyun 	else {
333*4882a593Smuzhiyun 		offset = port << 1;
334*4882a593Smuzhiyun 		BUG_ON(port & 1);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 	__raw_writew(val, (void __iomem *)ISAIO_BASE + offset);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
__outl(u32 val,unsigned int port)339*4882a593Smuzhiyun void __outl(u32 val, unsigned int port)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	BUG();
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun EXPORT_SYMBOL(__outb8);
345*4882a593Smuzhiyun EXPORT_SYMBOL(__outb16);
346*4882a593Smuzhiyun EXPORT_SYMBOL(__outw);
347*4882a593Smuzhiyun EXPORT_SYMBOL(__outl);
348*4882a593Smuzhiyun 
outsb(unsigned int port,const void * from,int len)349*4882a593Smuzhiyun void outsb(unsigned int port, const void *from, int len)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	u32 off;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
354*4882a593Smuzhiyun 		off = port << 2;
355*4882a593Smuzhiyun 	else {
356*4882a593Smuzhiyun 		off = (port & ~1) << 1;
357*4882a593Smuzhiyun 		if (port & 1)
358*4882a593Smuzhiyun 			BUG();
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	__raw_writesb((void __iomem *)ISAIO_BASE + off, from, len);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
insb(unsigned int port,void * from,int len)364*4882a593Smuzhiyun void insb(unsigned int port, void *from, int len)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	u32 off;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
369*4882a593Smuzhiyun 		off = port << 2;
370*4882a593Smuzhiyun 	else {
371*4882a593Smuzhiyun 		off = (port & ~1) << 1;
372*4882a593Smuzhiyun 		if (port & 1)
373*4882a593Smuzhiyun 			BUG();
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	__raw_readsb((void __iomem *)ISAIO_BASE + off, from, len);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun EXPORT_SYMBOL(outsb);
380*4882a593Smuzhiyun EXPORT_SYMBOL(insb);
381*4882a593Smuzhiyun 
outsw(unsigned int port,const void * from,int len)382*4882a593Smuzhiyun void outsw(unsigned int port, const void *from, int len)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	u32 off;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
387*4882a593Smuzhiyun 		off = port << 2;
388*4882a593Smuzhiyun 	else {
389*4882a593Smuzhiyun 		off = (port & ~1) << 1;
390*4882a593Smuzhiyun 		if (port & 1)
391*4882a593Smuzhiyun 			BUG();
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	__raw_writesw((void __iomem *)ISAIO_BASE + off, from, len);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
insw(unsigned int port,void * from,int len)397*4882a593Smuzhiyun void insw(unsigned int port, void *from, int len)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	u32 off;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (SUPERIO_PORT(port))
402*4882a593Smuzhiyun 		off = port << 2;
403*4882a593Smuzhiyun 	else {
404*4882a593Smuzhiyun 		off = (port & ~1) << 1;
405*4882a593Smuzhiyun 		if (port & 1)
406*4882a593Smuzhiyun 			BUG();
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	__raw_readsw((void __iomem *)ISAIO_BASE + off, from, len);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun EXPORT_SYMBOL(outsw);
413*4882a593Smuzhiyun EXPORT_SYMBOL(insw);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun  * We implement these as 16-bit insw/outsw, mainly for
417*4882a593Smuzhiyun  * 3c589 cards.
418*4882a593Smuzhiyun  */
outsl(unsigned int port,const void * from,int len)419*4882a593Smuzhiyun void outsl(unsigned int port, const void *from, int len)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	u32 off = port << 1;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (SUPERIO_PORT(port) || port & 3)
424*4882a593Smuzhiyun 		BUG();
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	__raw_writesw((void __iomem *)ISAIO_BASE + off, from, len << 1);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
insl(unsigned int port,void * from,int len)429*4882a593Smuzhiyun void insl(unsigned int port, void *from, int len)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	u32 off = port << 1;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (SUPERIO_PORT(port) || port & 3)
434*4882a593Smuzhiyun 		BUG();
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	__raw_readsw((void __iomem *)ISAIO_BASE + off, from, len << 1);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun EXPORT_SYMBOL(outsl);
440*4882a593Smuzhiyun EXPORT_SYMBOL(insl);
441