1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * arch/arm/mach-dove/common.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Core functions for Marvell Dove 88AP510 System On Chip
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/platform_data/dma-mv_xor.h>
18*4882a593Smuzhiyun #include <linux/platform_data/usb-ehci-orion.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/soc/dove/pmu.h>
21*4882a593Smuzhiyun #include <asm/hardware/cache-tauros2.h>
22*4882a593Smuzhiyun #include <asm/mach/arch.h>
23*4882a593Smuzhiyun #include <asm/mach/map.h>
24*4882a593Smuzhiyun #include <asm/mach/time.h>
25*4882a593Smuzhiyun #include <plat/common.h>
26*4882a593Smuzhiyun #include <plat/irq.h>
27*4882a593Smuzhiyun #include <plat/time.h>
28*4882a593Smuzhiyun #include "bridge-regs.h"
29*4882a593Smuzhiyun #include "pm.h"
30*4882a593Smuzhiyun #include "common.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* These can go away once Dove uses the mvebu-mbus DT binding */
33*4882a593Smuzhiyun #define DOVE_MBUS_PCIE0_MEM_TARGET 0x4
34*4882a593Smuzhiyun #define DOVE_MBUS_PCIE0_MEM_ATTR 0xe8
35*4882a593Smuzhiyun #define DOVE_MBUS_PCIE0_IO_TARGET 0x4
36*4882a593Smuzhiyun #define DOVE_MBUS_PCIE0_IO_ATTR 0xe0
37*4882a593Smuzhiyun #define DOVE_MBUS_PCIE1_MEM_TARGET 0x8
38*4882a593Smuzhiyun #define DOVE_MBUS_PCIE1_MEM_ATTR 0xe8
39*4882a593Smuzhiyun #define DOVE_MBUS_PCIE1_IO_TARGET 0x8
40*4882a593Smuzhiyun #define DOVE_MBUS_PCIE1_IO_ATTR 0xe0
41*4882a593Smuzhiyun #define DOVE_MBUS_CESA_TARGET 0x3
42*4882a593Smuzhiyun #define DOVE_MBUS_CESA_ATTR 0x1
43*4882a593Smuzhiyun #define DOVE_MBUS_BOOTROM_TARGET 0x1
44*4882a593Smuzhiyun #define DOVE_MBUS_BOOTROM_ATTR 0xfd
45*4882a593Smuzhiyun #define DOVE_MBUS_SCRATCHPAD_TARGET 0xd
46*4882a593Smuzhiyun #define DOVE_MBUS_SCRATCHPAD_ATTR 0x0
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*****************************************************************************
49*4882a593Smuzhiyun * I/O Address Mapping
50*4882a593Smuzhiyun ****************************************************************************/
51*4882a593Smuzhiyun static struct map_desc __maybe_unused dove_io_desc[] __initdata = {
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
54*4882a593Smuzhiyun .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
55*4882a593Smuzhiyun .length = DOVE_SB_REGS_SIZE,
56*4882a593Smuzhiyun .type = MT_DEVICE,
57*4882a593Smuzhiyun }, {
58*4882a593Smuzhiyun .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
59*4882a593Smuzhiyun .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
60*4882a593Smuzhiyun .length = DOVE_NB_REGS_SIZE,
61*4882a593Smuzhiyun .type = MT_DEVICE,
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
dove_map_io(void)65*4882a593Smuzhiyun void __init dove_map_io(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*****************************************************************************
71*4882a593Smuzhiyun * CLK tree
72*4882a593Smuzhiyun ****************************************************************************/
73*4882a593Smuzhiyun static int dove_tclk;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static DEFINE_SPINLOCK(gating_lock);
76*4882a593Smuzhiyun static struct clk *tclk;
77*4882a593Smuzhiyun
dove_register_gate(const char * name,const char * parent,u8 bit_idx)78*4882a593Smuzhiyun static struct clk __init *dove_register_gate(const char *name,
79*4882a593Smuzhiyun const char *parent, u8 bit_idx)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return clk_register_gate(NULL, name, parent, 0,
82*4882a593Smuzhiyun (void __iomem *)CLOCK_GATING_CONTROL,
83*4882a593Smuzhiyun bit_idx, 0, &gating_lock);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
dove_clk_init(void)86*4882a593Smuzhiyun static void __init dove_clk_init(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
89*4882a593Smuzhiyun struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
90*4882a593Smuzhiyun struct clk *xor0, *xor1, *ge, *gephy;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, dove_tclk);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
95*4882a593Smuzhiyun usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
96*4882a593Smuzhiyun sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
97*4882a593Smuzhiyun pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
98*4882a593Smuzhiyun pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
99*4882a593Smuzhiyun sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
100*4882a593Smuzhiyun sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
101*4882a593Smuzhiyun nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
102*4882a593Smuzhiyun camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
103*4882a593Smuzhiyun i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
104*4882a593Smuzhiyun i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
105*4882a593Smuzhiyun crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
106*4882a593Smuzhiyun ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
107*4882a593Smuzhiyun pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
108*4882a593Smuzhiyun xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
109*4882a593Smuzhiyun xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
110*4882a593Smuzhiyun gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
111*4882a593Smuzhiyun ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun orion_clkdev_add(NULL, "orion_spi.0", tclk);
114*4882a593Smuzhiyun orion_clkdev_add(NULL, "orion_spi.1", tclk);
115*4882a593Smuzhiyun orion_clkdev_add(NULL, "orion_wdt", tclk);
116*4882a593Smuzhiyun orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun orion_clkdev_add(NULL, "orion-ehci.0", usb0);
119*4882a593Smuzhiyun orion_clkdev_add(NULL, "orion-ehci.1", usb1);
120*4882a593Smuzhiyun orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
121*4882a593Smuzhiyun orion_clkdev_add(NULL, "sata_mv.0", sata);
122*4882a593Smuzhiyun orion_clkdev_add("0", "pcie", pex0);
123*4882a593Smuzhiyun orion_clkdev_add("1", "pcie", pex1);
124*4882a593Smuzhiyun orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
125*4882a593Smuzhiyun orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
126*4882a593Smuzhiyun orion_clkdev_add(NULL, "orion_nand", nand);
127*4882a593Smuzhiyun orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
128*4882a593Smuzhiyun orion_clkdev_add(NULL, "mvebu-audio.0", i2s0);
129*4882a593Smuzhiyun orion_clkdev_add(NULL, "mvebu-audio.1", i2s1);
130*4882a593Smuzhiyun orion_clkdev_add(NULL, "mv_crypto", crypto);
131*4882a593Smuzhiyun orion_clkdev_add(NULL, "dove-ac97", ac97);
132*4882a593Smuzhiyun orion_clkdev_add(NULL, "dove-pdma", pdma);
133*4882a593Smuzhiyun orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
134*4882a593Smuzhiyun orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*****************************************************************************
138*4882a593Smuzhiyun * EHCI0
139*4882a593Smuzhiyun ****************************************************************************/
dove_ehci0_init(void)140*4882a593Smuzhiyun void __init dove_ehci0_init(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*****************************************************************************
146*4882a593Smuzhiyun * EHCI1
147*4882a593Smuzhiyun ****************************************************************************/
dove_ehci1_init(void)148*4882a593Smuzhiyun void __init dove_ehci1_init(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*****************************************************************************
154*4882a593Smuzhiyun * GE00
155*4882a593Smuzhiyun ****************************************************************************/
dove_ge00_init(struct mv643xx_eth_platform_data * eth_data)156*4882a593Smuzhiyun void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
159*4882a593Smuzhiyun IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
160*4882a593Smuzhiyun 1600);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*****************************************************************************
164*4882a593Smuzhiyun * SoC RTC
165*4882a593Smuzhiyun ****************************************************************************/
dove_rtc_init(void)166*4882a593Smuzhiyun static void __init dove_rtc_init(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*****************************************************************************
172*4882a593Smuzhiyun * SATA
173*4882a593Smuzhiyun ****************************************************************************/
dove_sata_init(struct mv_sata_platform_data * sata_data)174*4882a593Smuzhiyun void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*****************************************************************************
181*4882a593Smuzhiyun * UART0
182*4882a593Smuzhiyun ****************************************************************************/
dove_uart0_init(void)183*4882a593Smuzhiyun void __init dove_uart0_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
186*4882a593Smuzhiyun IRQ_DOVE_UART_0, tclk);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*****************************************************************************
190*4882a593Smuzhiyun * UART1
191*4882a593Smuzhiyun ****************************************************************************/
dove_uart1_init(void)192*4882a593Smuzhiyun void __init dove_uart1_init(void)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
195*4882a593Smuzhiyun IRQ_DOVE_UART_1, tclk);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*****************************************************************************
199*4882a593Smuzhiyun * UART2
200*4882a593Smuzhiyun ****************************************************************************/
dove_uart2_init(void)201*4882a593Smuzhiyun void __init dove_uart2_init(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
204*4882a593Smuzhiyun IRQ_DOVE_UART_2, tclk);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*****************************************************************************
208*4882a593Smuzhiyun * UART3
209*4882a593Smuzhiyun ****************************************************************************/
dove_uart3_init(void)210*4882a593Smuzhiyun void __init dove_uart3_init(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
213*4882a593Smuzhiyun IRQ_DOVE_UART_3, tclk);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*****************************************************************************
217*4882a593Smuzhiyun * SPI
218*4882a593Smuzhiyun ****************************************************************************/
dove_spi0_init(void)219*4882a593Smuzhiyun void __init dove_spi0_init(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun orion_spi_init(DOVE_SPI0_PHYS_BASE);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
dove_spi1_init(void)224*4882a593Smuzhiyun void __init dove_spi1_init(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*****************************************************************************
230*4882a593Smuzhiyun * I2C
231*4882a593Smuzhiyun ****************************************************************************/
dove_i2c_init(void)232*4882a593Smuzhiyun void __init dove_i2c_init(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*****************************************************************************
238*4882a593Smuzhiyun * Time handling
239*4882a593Smuzhiyun ****************************************************************************/
dove_init_early(void)240*4882a593Smuzhiyun void __init dove_init_early(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun orion_time_set_base(TIMER_VIRT_BASE);
243*4882a593Smuzhiyun mvebu_mbus_init("marvell,dove-mbus",
244*4882a593Smuzhiyun BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
245*4882a593Smuzhiyun DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
dove_find_tclk(void)248*4882a593Smuzhiyun static int __init dove_find_tclk(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun return 166666667;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
dove_timer_init(void)253*4882a593Smuzhiyun void __init dove_timer_init(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun dove_tclk = dove_find_tclk();
256*4882a593Smuzhiyun orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
257*4882a593Smuzhiyun IRQ_DOVE_BRIDGE, dove_tclk);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*****************************************************************************
261*4882a593Smuzhiyun * XOR 0
262*4882a593Smuzhiyun ****************************************************************************/
dove_xor0_init(void)263*4882a593Smuzhiyun static void __init dove_xor0_init(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
266*4882a593Smuzhiyun IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*****************************************************************************
270*4882a593Smuzhiyun * XOR 1
271*4882a593Smuzhiyun ****************************************************************************/
dove_xor1_init(void)272*4882a593Smuzhiyun static void __init dove_xor1_init(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
275*4882a593Smuzhiyun IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*****************************************************************************
279*4882a593Smuzhiyun * SDIO
280*4882a593Smuzhiyun ****************************************************************************/
281*4882a593Smuzhiyun static u64 sdio_dmamask = DMA_BIT_MASK(32);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static struct resource dove_sdio0_resources[] = {
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun .start = DOVE_SDIO0_PHYS_BASE,
286*4882a593Smuzhiyun .end = DOVE_SDIO0_PHYS_BASE + 0xff,
287*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
288*4882a593Smuzhiyun }, {
289*4882a593Smuzhiyun .start = IRQ_DOVE_SDIO0,
290*4882a593Smuzhiyun .end = IRQ_DOVE_SDIO0,
291*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
292*4882a593Smuzhiyun },
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static struct platform_device dove_sdio0 = {
296*4882a593Smuzhiyun .name = "sdhci-dove",
297*4882a593Smuzhiyun .id = 0,
298*4882a593Smuzhiyun .dev = {
299*4882a593Smuzhiyun .dma_mask = &sdio_dmamask,
300*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
301*4882a593Smuzhiyun },
302*4882a593Smuzhiyun .resource = dove_sdio0_resources,
303*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dove_sdio0_resources),
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
dove_sdio0_init(void)306*4882a593Smuzhiyun void __init dove_sdio0_init(void)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun platform_device_register(&dove_sdio0);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static struct resource dove_sdio1_resources[] = {
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun .start = DOVE_SDIO1_PHYS_BASE,
314*4882a593Smuzhiyun .end = DOVE_SDIO1_PHYS_BASE + 0xff,
315*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
316*4882a593Smuzhiyun }, {
317*4882a593Smuzhiyun .start = IRQ_DOVE_SDIO1,
318*4882a593Smuzhiyun .end = IRQ_DOVE_SDIO1,
319*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
320*4882a593Smuzhiyun },
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static struct platform_device dove_sdio1 = {
324*4882a593Smuzhiyun .name = "sdhci-dove",
325*4882a593Smuzhiyun .id = 1,
326*4882a593Smuzhiyun .dev = {
327*4882a593Smuzhiyun .dma_mask = &sdio_dmamask,
328*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
329*4882a593Smuzhiyun },
330*4882a593Smuzhiyun .resource = dove_sdio1_resources,
331*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dove_sdio1_resources),
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
dove_sdio1_init(void)334*4882a593Smuzhiyun void __init dove_sdio1_init(void)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun platform_device_register(&dove_sdio1);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
dove_setup_cpu_wins(void)339*4882a593Smuzhiyun void __init dove_setup_cpu_wins(void)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * The PCIe windows will no longer be statically allocated
343*4882a593Smuzhiyun * here once Dove is migrated to the pci-mvebu driver. The
344*4882a593Smuzhiyun * non-PCIe windows will no longer be created here once Dove
345*4882a593Smuzhiyun * fully moves to DT.
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE0_IO_TARGET,
348*4882a593Smuzhiyun DOVE_MBUS_PCIE0_IO_ATTR,
349*4882a593Smuzhiyun DOVE_PCIE0_IO_PHYS_BASE,
350*4882a593Smuzhiyun DOVE_PCIE0_IO_SIZE,
351*4882a593Smuzhiyun DOVE_PCIE0_IO_BUS_BASE);
352*4882a593Smuzhiyun mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE1_IO_TARGET,
353*4882a593Smuzhiyun DOVE_MBUS_PCIE1_IO_ATTR,
354*4882a593Smuzhiyun DOVE_PCIE1_IO_PHYS_BASE,
355*4882a593Smuzhiyun DOVE_PCIE1_IO_SIZE,
356*4882a593Smuzhiyun DOVE_PCIE1_IO_BUS_BASE);
357*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE0_MEM_TARGET,
358*4882a593Smuzhiyun DOVE_MBUS_PCIE0_MEM_ATTR,
359*4882a593Smuzhiyun DOVE_PCIE0_MEM_PHYS_BASE,
360*4882a593Smuzhiyun DOVE_PCIE0_MEM_SIZE);
361*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE1_MEM_TARGET,
362*4882a593Smuzhiyun DOVE_MBUS_PCIE1_MEM_ATTR,
363*4882a593Smuzhiyun DOVE_PCIE1_MEM_PHYS_BASE,
364*4882a593Smuzhiyun DOVE_PCIE1_MEM_SIZE);
365*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(DOVE_MBUS_CESA_TARGET,
366*4882a593Smuzhiyun DOVE_MBUS_CESA_ATTR,
367*4882a593Smuzhiyun DOVE_CESA_PHYS_BASE,
368*4882a593Smuzhiyun DOVE_CESA_SIZE);
369*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(DOVE_MBUS_BOOTROM_TARGET,
370*4882a593Smuzhiyun DOVE_MBUS_BOOTROM_ATTR,
371*4882a593Smuzhiyun DOVE_BOOTROM_PHYS_BASE,
372*4882a593Smuzhiyun DOVE_BOOTROM_SIZE);
373*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(DOVE_MBUS_SCRATCHPAD_TARGET,
374*4882a593Smuzhiyun DOVE_MBUS_SCRATCHPAD_ATTR,
375*4882a593Smuzhiyun DOVE_SCRATCHPAD_PHYS_BASE,
376*4882a593Smuzhiyun DOVE_SCRATCHPAD_SIZE);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static struct resource orion_wdt_resource[] = {
380*4882a593Smuzhiyun DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
381*4882a593Smuzhiyun DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static struct platform_device orion_wdt_device = {
385*4882a593Smuzhiyun .name = "orion_wdt",
386*4882a593Smuzhiyun .id = -1,
387*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(orion_wdt_resource),
388*4882a593Smuzhiyun .resource = orion_wdt_resource,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
orion_wdt_init(void)391*4882a593Smuzhiyun static void __init __maybe_unused orion_wdt_init(void)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun platform_device_register(&orion_wdt_device);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static const struct dove_pmu_domain_initdata pmu_domains[] __initconst = {
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun .pwr_mask = PMU_PWR_VPU_PWR_DWN_MASK,
399*4882a593Smuzhiyun .rst_mask = PMU_SW_RST_VIDEO_MASK,
400*4882a593Smuzhiyun .iso_mask = PMU_ISO_VIDEO_MASK,
401*4882a593Smuzhiyun .name = "vpu-domain",
402*4882a593Smuzhiyun }, {
403*4882a593Smuzhiyun .pwr_mask = PMU_PWR_GPU_PWR_DWN_MASK,
404*4882a593Smuzhiyun .rst_mask = PMU_SW_RST_GPU_MASK,
405*4882a593Smuzhiyun .iso_mask = PMU_ISO_GPU_MASK,
406*4882a593Smuzhiyun .name = "gpu-domain",
407*4882a593Smuzhiyun }, {
408*4882a593Smuzhiyun /* sentinel */
409*4882a593Smuzhiyun },
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static const struct dove_pmu_initdata pmu_data __initconst = {
413*4882a593Smuzhiyun .pmc_base = DOVE_PMU_VIRT_BASE,
414*4882a593Smuzhiyun .pmu_base = DOVE_PMU_VIRT_BASE + 0x8000,
415*4882a593Smuzhiyun .irq = IRQ_DOVE_PMU,
416*4882a593Smuzhiyun .irq_domain_start = IRQ_DOVE_PMU_START,
417*4882a593Smuzhiyun .domains = pmu_domains,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
dove_init(void)420*4882a593Smuzhiyun void __init dove_init(void)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
423*4882a593Smuzhiyun (dove_tclk + 499999) / 1000000);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #ifdef CONFIG_CACHE_TAUROS2
426*4882a593Smuzhiyun tauros2_init(0);
427*4882a593Smuzhiyun #endif
428*4882a593Smuzhiyun dove_setup_cpu_wins();
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Setup root of clk tree */
431*4882a593Smuzhiyun dove_clk_init();
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* internal devices that every board has */
434*4882a593Smuzhiyun dove_init_pmu_legacy(&pmu_data);
435*4882a593Smuzhiyun dove_rtc_init();
436*4882a593Smuzhiyun dove_xor0_init();
437*4882a593Smuzhiyun dove_xor1_init();
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
dove_restart(enum reboot_mode mode,const char * cmd)440*4882a593Smuzhiyun void dove_restart(enum reboot_mode mode, const char *cmd)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * Enable soft reset to assert RSTOUTn.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * Assert soft reset.
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun writel(SOFT_RESET, SYSTEM_SOFT_RESET);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun while (1)
453*4882a593Smuzhiyun ;
454*4882a593Smuzhiyun }
455