1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * DaVinci Power Management Routines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments, Inc. https://www.ti.com/
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/pm.h>
9*4882a593Smuzhiyun #include <linux/suspend.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/cacheflush.h>
16*4882a593Smuzhiyun #include <asm/delay.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <mach/common.h>
20*4882a593Smuzhiyun #include <mach/da8xx.h>
21*4882a593Smuzhiyun #include <mach/mux.h>
22*4882a593Smuzhiyun #include <mach/pm.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "clock.h"
25*4882a593Smuzhiyun #include "psc.h"
26*4882a593Smuzhiyun #include "sram.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DA850_PLL1_BASE 0x01e1a000
29*4882a593Smuzhiyun #define DEEPSLEEP_SLEEPCOUNT_MASK 0xFFFF
30*4882a593Smuzhiyun #define DEEPSLEEP_SLEEPCOUNT 128
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static void (*davinci_sram_suspend) (struct davinci_pm_config *);
33*4882a593Smuzhiyun static struct davinci_pm_config pm_config = {
34*4882a593Smuzhiyun .sleepcount = DEEPSLEEP_SLEEPCOUNT,
35*4882a593Smuzhiyun .ddrpsc_num = DA8XX_LPSC1_EMIF3C,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
davinci_sram_push(void * dest,void * src,unsigned int size)38*4882a593Smuzhiyun static void davinci_sram_push(void *dest, void *src, unsigned int size)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun memcpy(dest, src, size);
41*4882a593Smuzhiyun flush_icache_range((unsigned long)dest, (unsigned long)(dest + size));
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
davinci_pm_suspend(void)44*4882a593Smuzhiyun static void davinci_pm_suspend(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun unsigned val;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (pm_config.cpupll_reg_base != pm_config.ddrpll_reg_base) {
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Switch CPU PLL to bypass mode */
51*4882a593Smuzhiyun val = __raw_readl(pm_config.cpupll_reg_base + PLLCTL);
52*4882a593Smuzhiyun val &= ~(PLLCTL_PLLENSRC | PLLCTL_PLLEN);
53*4882a593Smuzhiyun __raw_writel(val, pm_config.cpupll_reg_base + PLLCTL);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun udelay(PLL_BYPASS_TIME);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Powerdown CPU PLL */
58*4882a593Smuzhiyun val = __raw_readl(pm_config.cpupll_reg_base + PLLCTL);
59*4882a593Smuzhiyun val |= PLLCTL_PLLPWRDN;
60*4882a593Smuzhiyun __raw_writel(val, pm_config.cpupll_reg_base + PLLCTL);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Configure sleep count in deep sleep register */
64*4882a593Smuzhiyun val = __raw_readl(pm_config.deepsleep_reg);
65*4882a593Smuzhiyun val &= ~DEEPSLEEP_SLEEPCOUNT_MASK,
66*4882a593Smuzhiyun val |= pm_config.sleepcount;
67*4882a593Smuzhiyun __raw_writel(val, pm_config.deepsleep_reg);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* System goes to sleep in this call */
70*4882a593Smuzhiyun davinci_sram_suspend(&pm_config);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (pm_config.cpupll_reg_base != pm_config.ddrpll_reg_base) {
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* put CPU PLL in reset */
75*4882a593Smuzhiyun val = __raw_readl(pm_config.cpupll_reg_base + PLLCTL);
76*4882a593Smuzhiyun val &= ~PLLCTL_PLLRST;
77*4882a593Smuzhiyun __raw_writel(val, pm_config.cpupll_reg_base + PLLCTL);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* put CPU PLL in power down */
80*4882a593Smuzhiyun val = __raw_readl(pm_config.cpupll_reg_base + PLLCTL);
81*4882a593Smuzhiyun val &= ~PLLCTL_PLLPWRDN;
82*4882a593Smuzhiyun __raw_writel(val, pm_config.cpupll_reg_base + PLLCTL);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* wait for CPU PLL reset */
85*4882a593Smuzhiyun udelay(PLL_RESET_TIME);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* bring CPU PLL out of reset */
88*4882a593Smuzhiyun val = __raw_readl(pm_config.cpupll_reg_base + PLLCTL);
89*4882a593Smuzhiyun val |= PLLCTL_PLLRST;
90*4882a593Smuzhiyun __raw_writel(val, pm_config.cpupll_reg_base + PLLCTL);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Wait for CPU PLL to lock */
93*4882a593Smuzhiyun udelay(PLL_LOCK_TIME);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Remove CPU PLL from bypass mode */
96*4882a593Smuzhiyun val = __raw_readl(pm_config.cpupll_reg_base + PLLCTL);
97*4882a593Smuzhiyun val &= ~PLLCTL_PLLENSRC;
98*4882a593Smuzhiyun val |= PLLCTL_PLLEN;
99*4882a593Smuzhiyun __raw_writel(val, pm_config.cpupll_reg_base + PLLCTL);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
davinci_pm_enter(suspend_state_t state)103*4882a593Smuzhiyun static int davinci_pm_enter(suspend_state_t state)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int ret = 0;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun switch (state) {
108*4882a593Smuzhiyun case PM_SUSPEND_MEM:
109*4882a593Smuzhiyun davinci_pm_suspend();
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun default:
112*4882a593Smuzhiyun ret = -EINVAL;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const struct platform_suspend_ops davinci_pm_ops = {
119*4882a593Smuzhiyun .enter = davinci_pm_enter,
120*4882a593Smuzhiyun .valid = suspend_valid_only_mem,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
davinci_pm_init(void)123*4882a593Smuzhiyun int __init davinci_pm_init(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun int ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ret = davinci_cfg_reg(DA850_RTC_ALARM);
128*4882a593Smuzhiyun if (ret)
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pm_config.ddr2_ctlr_base = da8xx_get_mem_ctlr();
132*4882a593Smuzhiyun pm_config.deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun pm_config.cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
135*4882a593Smuzhiyun if (!pm_config.cpupll_reg_base)
136*4882a593Smuzhiyun return -ENOMEM;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun pm_config.ddrpll_reg_base = ioremap(DA850_PLL1_BASE, SZ_4K);
139*4882a593Smuzhiyun if (!pm_config.ddrpll_reg_base) {
140*4882a593Smuzhiyun ret = -ENOMEM;
141*4882a593Smuzhiyun goto no_ddrpll_mem;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun pm_config.ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
145*4882a593Smuzhiyun if (!pm_config.ddrpsc_reg_base) {
146*4882a593Smuzhiyun ret = -ENOMEM;
147*4882a593Smuzhiyun goto no_ddrpsc_mem;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun davinci_sram_suspend = sram_alloc(davinci_cpu_suspend_sz, NULL);
151*4882a593Smuzhiyun if (!davinci_sram_suspend) {
152*4882a593Smuzhiyun pr_err("PM: cannot allocate SRAM memory\n");
153*4882a593Smuzhiyun ret = -ENOMEM;
154*4882a593Smuzhiyun goto no_sram_mem;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun davinci_sram_push(davinci_sram_suspend, davinci_cpu_suspend,
158*4882a593Smuzhiyun davinci_cpu_suspend_sz);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun suspend_set_ops(&davinci_pm_ops);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun no_sram_mem:
165*4882a593Smuzhiyun iounmap(pm_config.ddrpsc_reg_base);
166*4882a593Smuzhiyun no_ddrpsc_mem:
167*4882a593Smuzhiyun iounmap(pm_config.ddrpll_reg_base);
168*4882a593Smuzhiyun no_ddrpll_mem:
169*4882a593Smuzhiyun iounmap(pm_config.cpupll_reg_base);
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun }
172