xref: /OK3568_Linux_fs/kernel/arch/arm/mach-davinci/dm646x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TI DaVinci DM646x chip specific setup
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Kevin Hilman, Deep Root Systems, LLC
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7*4882a593Smuzhiyun  * the terms of the GNU General Public License version 2. This program
8*4882a593Smuzhiyun  * is licensed "as is" without any warranty of any kind, whether express
9*4882a593Smuzhiyun  * or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/clk/davinci.h>
14*4882a593Smuzhiyun #include <linux/clkdev.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/dmaengine.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-aintc.h>
20*4882a593Smuzhiyun #include <linux/platform_data/edma.h>
21*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/serial_8250.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <asm/mach/map.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <mach/common.h>
28*4882a593Smuzhiyun #include <mach/cputype.h>
29*4882a593Smuzhiyun #include <mach/mux.h>
30*4882a593Smuzhiyun #include <mach/serial.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "asp.h"
35*4882a593Smuzhiyun #include "davinci.h"
36*4882a593Smuzhiyun #include "irqs.h"
37*4882a593Smuzhiyun #include "mux.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define DAVINCI_VPIF_BASE       (0x01C12000)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define VDD3P3V_VID_MASK	(BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
42*4882a593Smuzhiyun 					BIT_MASK(0))
43*4882a593Smuzhiyun #define VSCLKDIS_MASK		(BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
44*4882a593Smuzhiyun 					BIT_MASK(8))
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define DM646X_EMAC_BASE		0x01c80000
47*4882a593Smuzhiyun #define DM646X_EMAC_MDIO_BASE		(DM646X_EMAC_BASE + 0x4000)
48*4882a593Smuzhiyun #define DM646X_EMAC_CNTRL_OFFSET	0x0000
49*4882a593Smuzhiyun #define DM646X_EMAC_CNTRL_MOD_OFFSET	0x1000
50*4882a593Smuzhiyun #define DM646X_EMAC_CNTRL_RAM_OFFSET	0x2000
51*4882a593Smuzhiyun #define DM646X_EMAC_CNTRL_RAM_SIZE	0x2000
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static struct emac_platform_data dm646x_emac_pdata = {
54*4882a593Smuzhiyun 	.ctrl_reg_offset	= DM646X_EMAC_CNTRL_OFFSET,
55*4882a593Smuzhiyun 	.ctrl_mod_reg_offset	= DM646X_EMAC_CNTRL_MOD_OFFSET,
56*4882a593Smuzhiyun 	.ctrl_ram_offset	= DM646X_EMAC_CNTRL_RAM_OFFSET,
57*4882a593Smuzhiyun 	.ctrl_ram_size		= DM646X_EMAC_CNTRL_RAM_SIZE,
58*4882a593Smuzhiyun 	.version		= EMAC_VERSION_2,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static struct resource dm646x_emac_resources[] = {
62*4882a593Smuzhiyun 	{
63*4882a593Smuzhiyun 		.start	= DM646X_EMAC_BASE,
64*4882a593Smuzhiyun 		.end	= DM646X_EMAC_BASE + SZ_16K - 1,
65*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
66*4882a593Smuzhiyun 	},
67*4882a593Smuzhiyun 	{
68*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACRXTHINT),
69*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACRXTHINT),
70*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
71*4882a593Smuzhiyun 	},
72*4882a593Smuzhiyun 	{
73*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACRXINT),
74*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACRXINT),
75*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
76*4882a593Smuzhiyun 	},
77*4882a593Smuzhiyun 	{
78*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACTXINT),
79*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACTXINT),
80*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
81*4882a593Smuzhiyun 	},
82*4882a593Smuzhiyun 	{
83*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACMISCINT),
84*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_EMACMISCINT),
85*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct platform_device dm646x_emac_device = {
90*4882a593Smuzhiyun 	.name		= "davinci_emac",
91*4882a593Smuzhiyun 	.id		= 1,
92*4882a593Smuzhiyun 	.dev = {
93*4882a593Smuzhiyun 		.platform_data	= &dm646x_emac_pdata,
94*4882a593Smuzhiyun 	},
95*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(dm646x_emac_resources),
96*4882a593Smuzhiyun 	.resource	= dm646x_emac_resources,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static struct resource dm646x_mdio_resources[] = {
100*4882a593Smuzhiyun 	{
101*4882a593Smuzhiyun 		.start	= DM646X_EMAC_MDIO_BASE,
102*4882a593Smuzhiyun 		.end	= DM646X_EMAC_MDIO_BASE + SZ_4K - 1,
103*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
104*4882a593Smuzhiyun 	},
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static struct platform_device dm646x_mdio_device = {
108*4882a593Smuzhiyun 	.name		= "davinci_mdio",
109*4882a593Smuzhiyun 	.id		= 0,
110*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(dm646x_mdio_resources),
111*4882a593Smuzhiyun 	.resource	= dm646x_mdio_resources,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  * Device specific mux setup
116*4882a593Smuzhiyun  *
117*4882a593Smuzhiyun  *	soc	description	mux  mode   mode  mux	 dbg
118*4882a593Smuzhiyun  *				reg  offset mask  mode
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun static const struct mux_config dm646x_pins[] = {
121*4882a593Smuzhiyun #ifdef CONFIG_DAVINCI_MUX
122*4882a593Smuzhiyun MUX_CFG(DM646X, ATAEN,		0,   0,     5,	  1,	 true)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun MUX_CFG(DM646X, AUDCK1,		0,   29,    1,	  0,	 false)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun MUX_CFG(DM646X, AUDCK0,		0,   28,    1,	  0,	 false)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun MUX_CFG(DM646X, CRGMUX,			0,   24,    7,    5,	 true)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun MUX_CFG(DM646X, STSOMUX_DISABLE,	0,   22,    3,    0,	 true)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun MUX_CFG(DM646X, STSIMUX_DISABLE,	0,   20,    3,    0,	 true)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun MUX_CFG(DM646X, PTSOMUX_DISABLE,	0,   18,    3,    0,	 true)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun MUX_CFG(DM646X, PTSIMUX_DISABLE,	0,   16,    3,    0,	 true)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun MUX_CFG(DM646X, STSOMUX,		0,   22,    3,    2,	 true)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun MUX_CFG(DM646X, STSIMUX,		0,   20,    3,    2,	 true)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun MUX_CFG(DM646X, PTSOMUX_PARALLEL,	0,   18,    3,    2,	 true)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun MUX_CFG(DM646X, PTSIMUX_PARALLEL,	0,   16,    3,    2,	 true)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun MUX_CFG(DM646X, PTSOMUX_SERIAL,		0,   18,    3,    3,	 true)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun MUX_CFG(DM646X, PTSIMUX_SERIAL,		0,   16,    3,    3,	 true)
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
153*4882a593Smuzhiyun 	[IRQ_DM646X_VP_VERTINT0]        = 7,
154*4882a593Smuzhiyun 	[IRQ_DM646X_VP_VERTINT1]        = 7,
155*4882a593Smuzhiyun 	[IRQ_DM646X_VP_VERTINT2]        = 7,
156*4882a593Smuzhiyun 	[IRQ_DM646X_VP_VERTINT3]        = 7,
157*4882a593Smuzhiyun 	[IRQ_DM646X_VP_ERRINT]          = 7,
158*4882a593Smuzhiyun 	[IRQ_DM646X_RESERVED_1]         = 7,
159*4882a593Smuzhiyun 	[IRQ_DM646X_RESERVED_2]         = 7,
160*4882a593Smuzhiyun 	[IRQ_DM646X_WDINT]              = 7,
161*4882a593Smuzhiyun 	[IRQ_DM646X_CRGENINT0]          = 7,
162*4882a593Smuzhiyun 	[IRQ_DM646X_CRGENINT1]          = 7,
163*4882a593Smuzhiyun 	[IRQ_DM646X_TSIFINT0]           = 7,
164*4882a593Smuzhiyun 	[IRQ_DM646X_TSIFINT1]           = 7,
165*4882a593Smuzhiyun 	[IRQ_DM646X_VDCEINT]            = 7,
166*4882a593Smuzhiyun 	[IRQ_DM646X_USBINT]             = 7,
167*4882a593Smuzhiyun 	[IRQ_DM646X_USBDMAINT]          = 7,
168*4882a593Smuzhiyun 	[IRQ_DM646X_PCIINT]             = 7,
169*4882a593Smuzhiyun 	[IRQ_CCINT0]                    = 7,    /* dma */
170*4882a593Smuzhiyun 	[IRQ_CCERRINT]                  = 7,    /* dma */
171*4882a593Smuzhiyun 	[IRQ_TCERRINT0]                 = 7,    /* dma */
172*4882a593Smuzhiyun 	[IRQ_TCERRINT]                  = 7,    /* dma */
173*4882a593Smuzhiyun 	[IRQ_DM646X_TCERRINT2]          = 7,
174*4882a593Smuzhiyun 	[IRQ_DM646X_TCERRINT3]          = 7,
175*4882a593Smuzhiyun 	[IRQ_DM646X_IDE]                = 7,
176*4882a593Smuzhiyun 	[IRQ_DM646X_HPIINT]             = 7,
177*4882a593Smuzhiyun 	[IRQ_DM646X_EMACRXTHINT]        = 7,
178*4882a593Smuzhiyun 	[IRQ_DM646X_EMACRXINT]          = 7,
179*4882a593Smuzhiyun 	[IRQ_DM646X_EMACTXINT]          = 7,
180*4882a593Smuzhiyun 	[IRQ_DM646X_EMACMISCINT]        = 7,
181*4882a593Smuzhiyun 	[IRQ_DM646X_MCASP0TXINT]        = 7,
182*4882a593Smuzhiyun 	[IRQ_DM646X_MCASP0RXINT]        = 7,
183*4882a593Smuzhiyun 	[IRQ_DM646X_RESERVED_3]         = 7,
184*4882a593Smuzhiyun 	[IRQ_DM646X_MCASP1TXINT]        = 7,
185*4882a593Smuzhiyun 	[IRQ_TINT0_TINT12]              = 7,    /* clockevent */
186*4882a593Smuzhiyun 	[IRQ_TINT0_TINT34]              = 7,    /* clocksource */
187*4882a593Smuzhiyun 	[IRQ_TINT1_TINT12]              = 7,    /* DSP timer */
188*4882a593Smuzhiyun 	[IRQ_TINT1_TINT34]              = 7,    /* system tick */
189*4882a593Smuzhiyun 	[IRQ_PWMINT0]                   = 7,
190*4882a593Smuzhiyun 	[IRQ_PWMINT1]                   = 7,
191*4882a593Smuzhiyun 	[IRQ_DM646X_VLQINT]             = 7,
192*4882a593Smuzhiyun 	[IRQ_I2C]                       = 7,
193*4882a593Smuzhiyun 	[IRQ_UARTINT0]                  = 7,
194*4882a593Smuzhiyun 	[IRQ_UARTINT1]                  = 7,
195*4882a593Smuzhiyun 	[IRQ_DM646X_UARTINT2]           = 7,
196*4882a593Smuzhiyun 	[IRQ_DM646X_SPINT0]             = 7,
197*4882a593Smuzhiyun 	[IRQ_DM646X_SPINT1]             = 7,
198*4882a593Smuzhiyun 	[IRQ_DM646X_DSP2ARMINT]         = 7,
199*4882a593Smuzhiyun 	[IRQ_DM646X_RESERVED_4]         = 7,
200*4882a593Smuzhiyun 	[IRQ_DM646X_PSCINT]             = 7,
201*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO0]              = 7,
202*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO1]              = 7,
203*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO2]              = 7,
204*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO3]              = 7,
205*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO4]              = 7,
206*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO5]              = 7,
207*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO6]              = 7,
208*4882a593Smuzhiyun 	[IRQ_DM646X_GPIO7]              = 7,
209*4882a593Smuzhiyun 	[IRQ_DM646X_GPIOBNK0]           = 7,
210*4882a593Smuzhiyun 	[IRQ_DM646X_GPIOBNK1]           = 7,
211*4882a593Smuzhiyun 	[IRQ_DM646X_GPIOBNK2]           = 7,
212*4882a593Smuzhiyun 	[IRQ_DM646X_DDRINT]             = 7,
213*4882a593Smuzhiyun 	[IRQ_DM646X_AEMIFINT]           = 7,
214*4882a593Smuzhiyun 	[IRQ_COMMTX]                    = 7,
215*4882a593Smuzhiyun 	[IRQ_COMMRX]                    = 7,
216*4882a593Smuzhiyun 	[IRQ_EMUINT]                    = 7,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* Four Transfer Controllers on DM646x */
222*4882a593Smuzhiyun static s8 dm646x_queue_priority_mapping[][2] = {
223*4882a593Smuzhiyun 	/* {event queue no, Priority} */
224*4882a593Smuzhiyun 	{0, 4},
225*4882a593Smuzhiyun 	{1, 0},
226*4882a593Smuzhiyun 	{2, 5},
227*4882a593Smuzhiyun 	{3, 1},
228*4882a593Smuzhiyun 	{-1, -1},
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct dma_slave_map dm646x_edma_map[] = {
232*4882a593Smuzhiyun 	{ "davinci-mcasp.0", "tx", EDMA_FILTER_PARAM(0, 6) },
233*4882a593Smuzhiyun 	{ "davinci-mcasp.0", "rx", EDMA_FILTER_PARAM(0, 9) },
234*4882a593Smuzhiyun 	{ "davinci-mcasp.1", "tx", EDMA_FILTER_PARAM(0, 12) },
235*4882a593Smuzhiyun 	{ "spi_davinci", "tx", EDMA_FILTER_PARAM(0, 16) },
236*4882a593Smuzhiyun 	{ "spi_davinci", "rx", EDMA_FILTER_PARAM(0, 17) },
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static struct edma_soc_info dm646x_edma_pdata = {
240*4882a593Smuzhiyun 	.queue_priority_mapping	= dm646x_queue_priority_mapping,
241*4882a593Smuzhiyun 	.default_queue		= EVENTQ_1,
242*4882a593Smuzhiyun 	.slave_map		= dm646x_edma_map,
243*4882a593Smuzhiyun 	.slavecnt		= ARRAY_SIZE(dm646x_edma_map),
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static struct resource edma_resources[] = {
247*4882a593Smuzhiyun 	{
248*4882a593Smuzhiyun 		.name	= "edma3_cc",
249*4882a593Smuzhiyun 		.start	= 0x01c00000,
250*4882a593Smuzhiyun 		.end	= 0x01c00000 + SZ_64K - 1,
251*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun 	{
254*4882a593Smuzhiyun 		.name	= "edma3_tc0",
255*4882a593Smuzhiyun 		.start	= 0x01c10000,
256*4882a593Smuzhiyun 		.end	= 0x01c10000 + SZ_1K - 1,
257*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
258*4882a593Smuzhiyun 	},
259*4882a593Smuzhiyun 	{
260*4882a593Smuzhiyun 		.name	= "edma3_tc1",
261*4882a593Smuzhiyun 		.start	= 0x01c10400,
262*4882a593Smuzhiyun 		.end	= 0x01c10400 + SZ_1K - 1,
263*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
264*4882a593Smuzhiyun 	},
265*4882a593Smuzhiyun 	{
266*4882a593Smuzhiyun 		.name	= "edma3_tc2",
267*4882a593Smuzhiyun 		.start	= 0x01c10800,
268*4882a593Smuzhiyun 		.end	= 0x01c10800 + SZ_1K - 1,
269*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun 	{
272*4882a593Smuzhiyun 		.name	= "edma3_tc3",
273*4882a593Smuzhiyun 		.start	= 0x01c10c00,
274*4882a593Smuzhiyun 		.end	= 0x01c10c00 + SZ_1K - 1,
275*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun 	{
278*4882a593Smuzhiyun 		.name	= "edma3_ccint",
279*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_CCINT0),
280*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun 	{
283*4882a593Smuzhiyun 		.name	= "edma3_ccerrint",
284*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_CCERRINT),
285*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
286*4882a593Smuzhiyun 	},
287*4882a593Smuzhiyun 	/* not using TC*_ERR */
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static const struct platform_device_info dm646x_edma_device __initconst = {
291*4882a593Smuzhiyun 	.name		= "edma",
292*4882a593Smuzhiyun 	.id		= 0,
293*4882a593Smuzhiyun 	.dma_mask	= DMA_BIT_MASK(32),
294*4882a593Smuzhiyun 	.res		= edma_resources,
295*4882a593Smuzhiyun 	.num_res	= ARRAY_SIZE(edma_resources),
296*4882a593Smuzhiyun 	.data		= &dm646x_edma_pdata,
297*4882a593Smuzhiyun 	.size_data	= sizeof(dm646x_edma_pdata),
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct resource dm646x_mcasp0_resources[] = {
301*4882a593Smuzhiyun 	{
302*4882a593Smuzhiyun 		.name	= "mpu",
303*4882a593Smuzhiyun 		.start 	= DAVINCI_DM646X_MCASP0_REG_BASE,
304*4882a593Smuzhiyun 		.end 	= DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
305*4882a593Smuzhiyun 		.flags 	= IORESOURCE_MEM,
306*4882a593Smuzhiyun 	},
307*4882a593Smuzhiyun 	{
308*4882a593Smuzhiyun 		.name	= "tx",
309*4882a593Smuzhiyun 		.start	= DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
310*4882a593Smuzhiyun 		.end	= DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
311*4882a593Smuzhiyun 		.flags	= IORESOURCE_DMA,
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 	{
314*4882a593Smuzhiyun 		.name	= "rx",
315*4882a593Smuzhiyun 		.start	= DAVINCI_DM646X_DMA_MCASP0_AREVT0,
316*4882a593Smuzhiyun 		.end	= DAVINCI_DM646X_DMA_MCASP0_AREVT0,
317*4882a593Smuzhiyun 		.flags	= IORESOURCE_DMA,
318*4882a593Smuzhiyun 	},
319*4882a593Smuzhiyun 	{
320*4882a593Smuzhiyun 		.name	= "tx",
321*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_MCASP0TXINT),
322*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
323*4882a593Smuzhiyun 	},
324*4882a593Smuzhiyun 	{
325*4882a593Smuzhiyun 		.name	= "rx",
326*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_MCASP0RXINT),
327*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* DIT mode only, rx is not supported */
332*4882a593Smuzhiyun static struct resource dm646x_mcasp1_resources[] = {
333*4882a593Smuzhiyun 	{
334*4882a593Smuzhiyun 		.name	= "mpu",
335*4882a593Smuzhiyun 		.start	= DAVINCI_DM646X_MCASP1_REG_BASE,
336*4882a593Smuzhiyun 		.end	= DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
337*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
338*4882a593Smuzhiyun 	},
339*4882a593Smuzhiyun 	{
340*4882a593Smuzhiyun 		.name	= "tx",
341*4882a593Smuzhiyun 		.start	= DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
342*4882a593Smuzhiyun 		.end	= DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
343*4882a593Smuzhiyun 		.flags	= IORESOURCE_DMA,
344*4882a593Smuzhiyun 	},
345*4882a593Smuzhiyun 	{
346*4882a593Smuzhiyun 		.name	= "tx",
347*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_MCASP1TXINT),
348*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
349*4882a593Smuzhiyun 	},
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static struct platform_device dm646x_mcasp0_device = {
353*4882a593Smuzhiyun 	.name		= "davinci-mcasp",
354*4882a593Smuzhiyun 	.id		= 0,
355*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(dm646x_mcasp0_resources),
356*4882a593Smuzhiyun 	.resource	= dm646x_mcasp0_resources,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static struct platform_device dm646x_mcasp1_device = {
360*4882a593Smuzhiyun 	.name		= "davinci-mcasp",
361*4882a593Smuzhiyun 	.id		= 1,
362*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(dm646x_mcasp1_resources),
363*4882a593Smuzhiyun 	.resource	= dm646x_mcasp1_resources,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static struct platform_device dm646x_dit_device = {
367*4882a593Smuzhiyun 	.name	= "spdif-dit",
368*4882a593Smuzhiyun 	.id	= -1,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static u64 vpif_dma_mask = DMA_BIT_MASK(32);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static struct resource vpif_resource[] = {
374*4882a593Smuzhiyun 	{
375*4882a593Smuzhiyun 		.start	= DAVINCI_VPIF_BASE,
376*4882a593Smuzhiyun 		.end	= DAVINCI_VPIF_BASE + 0x03ff,
377*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static struct platform_device vpif_dev = {
382*4882a593Smuzhiyun 	.name		= "vpif",
383*4882a593Smuzhiyun 	.id		= -1,
384*4882a593Smuzhiyun 	.dev		= {
385*4882a593Smuzhiyun 			.dma_mask 		= &vpif_dma_mask,
386*4882a593Smuzhiyun 			.coherent_dma_mask	= DMA_BIT_MASK(32),
387*4882a593Smuzhiyun 	},
388*4882a593Smuzhiyun 	.resource	= vpif_resource,
389*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(vpif_resource),
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct resource vpif_display_resource[] = {
393*4882a593Smuzhiyun 	{
394*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT2),
395*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT2),
396*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
397*4882a593Smuzhiyun 	},
398*4882a593Smuzhiyun 	{
399*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT3),
400*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT3),
401*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
402*4882a593Smuzhiyun 	},
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static struct platform_device vpif_display_dev = {
406*4882a593Smuzhiyun 	.name		= "vpif_display",
407*4882a593Smuzhiyun 	.id		= -1,
408*4882a593Smuzhiyun 	.dev		= {
409*4882a593Smuzhiyun 			.dma_mask 		= &vpif_dma_mask,
410*4882a593Smuzhiyun 			.coherent_dma_mask	= DMA_BIT_MASK(32),
411*4882a593Smuzhiyun 	},
412*4882a593Smuzhiyun 	.resource	= vpif_display_resource,
413*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(vpif_display_resource),
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static struct resource vpif_capture_resource[] = {
417*4882a593Smuzhiyun 	{
418*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT0),
419*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT0),
420*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
421*4882a593Smuzhiyun 	},
422*4882a593Smuzhiyun 	{
423*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT1),
424*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DM646X_VP_VERTINT1),
425*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
426*4882a593Smuzhiyun 	},
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static struct platform_device vpif_capture_dev = {
430*4882a593Smuzhiyun 	.name		= "vpif_capture",
431*4882a593Smuzhiyun 	.id		= -1,
432*4882a593Smuzhiyun 	.dev		= {
433*4882a593Smuzhiyun 			.dma_mask 		= &vpif_dma_mask,
434*4882a593Smuzhiyun 			.coherent_dma_mask	= DMA_BIT_MASK(32),
435*4882a593Smuzhiyun 	},
436*4882a593Smuzhiyun 	.resource	= vpif_capture_resource,
437*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(vpif_capture_resource),
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static struct resource dm646x_gpio_resources[] = {
441*4882a593Smuzhiyun 	{	/* registers */
442*4882a593Smuzhiyun 		.start	= DAVINCI_GPIO_BASE,
443*4882a593Smuzhiyun 		.end	= DAVINCI_GPIO_BASE + SZ_4K - 1,
444*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
445*4882a593Smuzhiyun 	},
446*4882a593Smuzhiyun 	{	/* interrupt */
447*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_GPIOBNK0),
448*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_GPIOBNK0),
449*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
450*4882a593Smuzhiyun 	},
451*4882a593Smuzhiyun 	{
452*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_GPIOBNK1),
453*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_GPIOBNK1),
454*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
455*4882a593Smuzhiyun 	},
456*4882a593Smuzhiyun 	{
457*4882a593Smuzhiyun 		.start	= DAVINCI_INTC_IRQ(IRQ_DM646X_GPIOBNK2),
458*4882a593Smuzhiyun 		.end	= DAVINCI_INTC_IRQ(IRQ_DM646X_GPIOBNK2),
459*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
460*4882a593Smuzhiyun 	},
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static struct davinci_gpio_platform_data dm646x_gpio_platform_data = {
464*4882a593Smuzhiyun 	.no_auto_base	= true,
465*4882a593Smuzhiyun 	.base		= 0,
466*4882a593Smuzhiyun 	.ngpio		= 43,
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
dm646x_gpio_register(void)469*4882a593Smuzhiyun int __init dm646x_gpio_register(void)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	return davinci_gpio_register(dm646x_gpio_resources,
472*4882a593Smuzhiyun 				     ARRAY_SIZE(dm646x_gpio_resources),
473*4882a593Smuzhiyun 				     &dm646x_gpio_platform_data);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun static struct map_desc dm646x_io_desc[] = {
478*4882a593Smuzhiyun 	{
479*4882a593Smuzhiyun 		.virtual	= IO_VIRT,
480*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(IO_PHYS),
481*4882a593Smuzhiyun 		.length		= IO_SIZE,
482*4882a593Smuzhiyun 		.type		= MT_DEVICE
483*4882a593Smuzhiyun 	},
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* Contents of JTAG ID register used to identify exact cpu type */
487*4882a593Smuzhiyun static struct davinci_id dm646x_ids[] = {
488*4882a593Smuzhiyun 	{
489*4882a593Smuzhiyun 		.variant	= 0x0,
490*4882a593Smuzhiyun 		.part_no	= 0xb770,
491*4882a593Smuzhiyun 		.manufacturer	= 0x017,
492*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DM6467,
493*4882a593Smuzhiyun 		.name		= "dm6467_rev1.x",
494*4882a593Smuzhiyun 	},
495*4882a593Smuzhiyun 	{
496*4882a593Smuzhiyun 		.variant	= 0x1,
497*4882a593Smuzhiyun 		.part_no	= 0xb770,
498*4882a593Smuzhiyun 		.manufacturer	= 0x017,
499*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DM6467,
500*4882a593Smuzhiyun 		.name		= "dm6467_rev3.x",
501*4882a593Smuzhiyun 	},
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun  * Bottom half of timer0 is used for clockevent, top half is used for
506*4882a593Smuzhiyun  * clocksource.
507*4882a593Smuzhiyun  */
508*4882a593Smuzhiyun static const struct davinci_timer_cfg dm646x_timer_cfg = {
509*4882a593Smuzhiyun 	.reg = DEFINE_RES_IO(DAVINCI_TIMER0_BASE, SZ_4K),
510*4882a593Smuzhiyun 	.irq = {
511*4882a593Smuzhiyun 		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT12)),
512*4882a593Smuzhiyun 		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT34)),
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static struct plat_serial8250_port dm646x_serial0_platform_data[] = {
517*4882a593Smuzhiyun 	{
518*4882a593Smuzhiyun 		.mapbase	= DAVINCI_UART0_BASE,
519*4882a593Smuzhiyun 		.irq		= DAVINCI_INTC_IRQ(IRQ_UARTINT0),
520*4882a593Smuzhiyun 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
521*4882a593Smuzhiyun 				  UPF_IOREMAP,
522*4882a593Smuzhiyun 		.iotype		= UPIO_MEM32,
523*4882a593Smuzhiyun 		.regshift	= 2,
524*4882a593Smuzhiyun 	},
525*4882a593Smuzhiyun 	{
526*4882a593Smuzhiyun 		.flags	= 0,
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun static struct plat_serial8250_port dm646x_serial1_platform_data[] = {
530*4882a593Smuzhiyun 	{
531*4882a593Smuzhiyun 		.mapbase	= DAVINCI_UART1_BASE,
532*4882a593Smuzhiyun 		.irq		= DAVINCI_INTC_IRQ(IRQ_UARTINT1),
533*4882a593Smuzhiyun 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
534*4882a593Smuzhiyun 				  UPF_IOREMAP,
535*4882a593Smuzhiyun 		.iotype		= UPIO_MEM32,
536*4882a593Smuzhiyun 		.regshift	= 2,
537*4882a593Smuzhiyun 	},
538*4882a593Smuzhiyun 	{
539*4882a593Smuzhiyun 		.flags	= 0,
540*4882a593Smuzhiyun 	}
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun static struct plat_serial8250_port dm646x_serial2_platform_data[] = {
543*4882a593Smuzhiyun 	{
544*4882a593Smuzhiyun 		.mapbase	= DAVINCI_UART2_BASE,
545*4882a593Smuzhiyun 		.irq		= DAVINCI_INTC_IRQ(IRQ_DM646X_UARTINT2),
546*4882a593Smuzhiyun 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
547*4882a593Smuzhiyun 				  UPF_IOREMAP,
548*4882a593Smuzhiyun 		.iotype		= UPIO_MEM32,
549*4882a593Smuzhiyun 		.regshift	= 2,
550*4882a593Smuzhiyun 	},
551*4882a593Smuzhiyun 	{
552*4882a593Smuzhiyun 		.flags	= 0,
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun struct platform_device dm646x_serial_device[] = {
557*4882a593Smuzhiyun 	{
558*4882a593Smuzhiyun 		.name			= "serial8250",
559*4882a593Smuzhiyun 		.id			= PLAT8250_DEV_PLATFORM,
560*4882a593Smuzhiyun 		.dev			= {
561*4882a593Smuzhiyun 			.platform_data	= dm646x_serial0_platform_data,
562*4882a593Smuzhiyun 		}
563*4882a593Smuzhiyun 	},
564*4882a593Smuzhiyun 	{
565*4882a593Smuzhiyun 		.name			= "serial8250",
566*4882a593Smuzhiyun 		.id			= PLAT8250_DEV_PLATFORM1,
567*4882a593Smuzhiyun 		.dev			= {
568*4882a593Smuzhiyun 			.platform_data	= dm646x_serial1_platform_data,
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 	},
571*4882a593Smuzhiyun 	{
572*4882a593Smuzhiyun 		.name			= "serial8250",
573*4882a593Smuzhiyun 		.id			= PLAT8250_DEV_PLATFORM2,
574*4882a593Smuzhiyun 		.dev			= {
575*4882a593Smuzhiyun 			.platform_data	= dm646x_serial2_platform_data,
576*4882a593Smuzhiyun 		}
577*4882a593Smuzhiyun 	},
578*4882a593Smuzhiyun 	{
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun static const struct davinci_soc_info davinci_soc_info_dm646x = {
583*4882a593Smuzhiyun 	.io_desc		= dm646x_io_desc,
584*4882a593Smuzhiyun 	.io_desc_num		= ARRAY_SIZE(dm646x_io_desc),
585*4882a593Smuzhiyun 	.jtag_id_reg		= 0x01c40028,
586*4882a593Smuzhiyun 	.ids			= dm646x_ids,
587*4882a593Smuzhiyun 	.ids_num		= ARRAY_SIZE(dm646x_ids),
588*4882a593Smuzhiyun 	.pinmux_base		= DAVINCI_SYSTEM_MODULE_BASE,
589*4882a593Smuzhiyun 	.pinmux_pins		= dm646x_pins,
590*4882a593Smuzhiyun 	.pinmux_pins_num	= ARRAY_SIZE(dm646x_pins),
591*4882a593Smuzhiyun 	.emac_pdata		= &dm646x_emac_pdata,
592*4882a593Smuzhiyun 	.sram_dma		= 0x10010000,
593*4882a593Smuzhiyun 	.sram_len		= SZ_32K,
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun 
dm646x_init_mcasp0(struct snd_platform_data * pdata)596*4882a593Smuzhiyun void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	dm646x_mcasp0_device.dev.platform_data = pdata;
599*4882a593Smuzhiyun 	platform_device_register(&dm646x_mcasp0_device);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
dm646x_init_mcasp1(struct snd_platform_data * pdata)602*4882a593Smuzhiyun void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	dm646x_mcasp1_device.dev.platform_data = pdata;
605*4882a593Smuzhiyun 	platform_device_register(&dm646x_mcasp1_device);
606*4882a593Smuzhiyun 	platform_device_register(&dm646x_dit_device);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
dm646x_setup_vpif(struct vpif_display_config * display_config,struct vpif_capture_config * capture_config)609*4882a593Smuzhiyun void dm646x_setup_vpif(struct vpif_display_config *display_config,
610*4882a593Smuzhiyun 		       struct vpif_capture_config *capture_config)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	unsigned int value;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
615*4882a593Smuzhiyun 	value &= ~VSCLKDIS_MASK;
616*4882a593Smuzhiyun 	__raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
619*4882a593Smuzhiyun 	value &= ~VDD3P3V_VID_MASK;
620*4882a593Smuzhiyun 	__raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
623*4882a593Smuzhiyun 	davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
624*4882a593Smuzhiyun 	davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
625*4882a593Smuzhiyun 	davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	vpif_display_dev.dev.platform_data = display_config;
628*4882a593Smuzhiyun 	vpif_capture_dev.dev.platform_data = capture_config;
629*4882a593Smuzhiyun 	platform_device_register(&vpif_dev);
630*4882a593Smuzhiyun 	platform_device_register(&vpif_display_dev);
631*4882a593Smuzhiyun 	platform_device_register(&vpif_capture_dev);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
dm646x_init_edma(struct edma_rsv_info * rsv)634*4882a593Smuzhiyun int __init dm646x_init_edma(struct edma_rsv_info *rsv)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct platform_device *edma_pdev;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	dm646x_edma_pdata.rsv = rsv;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	edma_pdev = platform_device_register_full(&dm646x_edma_device);
641*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(edma_pdev);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
dm646x_init(void)644*4882a593Smuzhiyun void __init dm646x_init(void)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	davinci_common_init(&davinci_soc_info_dm646x);
647*4882a593Smuzhiyun 	davinci_map_sysmod();
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
dm646x_init_time(unsigned long ref_clk_rate,unsigned long aux_clkin_rate)650*4882a593Smuzhiyun void __init dm646x_init_time(unsigned long ref_clk_rate,
651*4882a593Smuzhiyun 			     unsigned long aux_clkin_rate)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	void __iomem *pll1, *psc;
654*4882a593Smuzhiyun 	struct clk *clk;
655*4882a593Smuzhiyun 	int rv;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, ref_clk_rate);
658*4882a593Smuzhiyun 	clk_register_fixed_rate(NULL, "aux_clkin", NULL, 0, aux_clkin_rate);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	pll1 = ioremap(DAVINCI_PLL1_BASE, SZ_1K);
661*4882a593Smuzhiyun 	dm646x_pll1_init(NULL, pll1, NULL);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	psc = ioremap(DAVINCI_PWR_SLEEP_CNTRL_BASE, SZ_4K);
664*4882a593Smuzhiyun 	dm646x_psc_init(NULL, psc);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	clk = clk_get(NULL, "timer0");
667*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
668*4882a593Smuzhiyun 		pr_err("Unable to get the timer clock\n");
669*4882a593Smuzhiyun 		return;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	rv = davinci_timer_register(clk, &dm646x_timer_cfg);
673*4882a593Smuzhiyun 	WARN(rv, "Unable to register the timer: %d\n", rv);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static struct resource dm646x_pll2_resources[] = {
677*4882a593Smuzhiyun 	{
678*4882a593Smuzhiyun 		.start	= DAVINCI_PLL2_BASE,
679*4882a593Smuzhiyun 		.end	= DAVINCI_PLL2_BASE + SZ_1K - 1,
680*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
681*4882a593Smuzhiyun 	},
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static struct platform_device dm646x_pll2_device = {
685*4882a593Smuzhiyun 	.name		= "dm646x-pll2",
686*4882a593Smuzhiyun 	.id		= -1,
687*4882a593Smuzhiyun 	.resource	= dm646x_pll2_resources,
688*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(dm646x_pll2_resources),
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun 
dm646x_register_clocks(void)691*4882a593Smuzhiyun void __init dm646x_register_clocks(void)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	/* PLL1 and PSC are registered in dm646x_init_time() */
694*4882a593Smuzhiyun 	platform_device_register(&dm646x_pll2_device);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static const struct davinci_aintc_config dm646x_aintc_config = {
698*4882a593Smuzhiyun 	.reg = {
699*4882a593Smuzhiyun 		.start		= DAVINCI_ARM_INTC_BASE,
700*4882a593Smuzhiyun 		.end		= DAVINCI_ARM_INTC_BASE + SZ_4K - 1,
701*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
702*4882a593Smuzhiyun 	},
703*4882a593Smuzhiyun 	.num_irqs		= 64,
704*4882a593Smuzhiyun 	.prios			= dm646x_default_priorities,
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun 
dm646x_init_irq(void)707*4882a593Smuzhiyun void __init dm646x_init_irq(void)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	davinci_aintc_init(&dm646x_aintc_config);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
dm646x_init_devices(void)712*4882a593Smuzhiyun static int __init dm646x_init_devices(void)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	int ret = 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (!cpu_is_davinci_dm646x())
717*4882a593Smuzhiyun 		return 0;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	platform_device_register(&dm646x_mdio_device);
720*4882a593Smuzhiyun 	platform_device_register(&dm646x_emac_device);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	ret = davinci_init_wdt();
723*4882a593Smuzhiyun 	if (ret)
724*4882a593Smuzhiyun 		pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return ret;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun postcore_initcall(dm646x_init_devices);
729