1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI DaVinci DM644x chip specific setup
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Kevin Hilman, Deep Root Systems, LLC
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7*4882a593Smuzhiyun * the terms of the GNU General Public License version 2. This program
8*4882a593Smuzhiyun * is licensed "as is" without any warranty of any kind, whether express
9*4882a593Smuzhiyun * or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/clk/davinci.h>
14*4882a593Smuzhiyun #include <linux/clkdev.h>
15*4882a593Smuzhiyun #include <linux/dmaengine.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-aintc.h>
19*4882a593Smuzhiyun #include <linux/platform_data/edma.h>
20*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/serial_8250.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/mach/map.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <mach/common.h>
27*4882a593Smuzhiyun #include <mach/cputype.h>
28*4882a593Smuzhiyun #include <mach/mux.h>
29*4882a593Smuzhiyun #include <mach/serial.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "asp.h"
34*4882a593Smuzhiyun #include "davinci.h"
35*4882a593Smuzhiyun #include "irqs.h"
36*4882a593Smuzhiyun #include "mux.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * Device specific clocks
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun #define DM644X_REF_FREQ 27000000
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DM644X_EMAC_BASE 0x01c80000
44*4882a593Smuzhiyun #define DM644X_EMAC_MDIO_BASE (DM644X_EMAC_BASE + 0x4000)
45*4882a593Smuzhiyun #define DM644X_EMAC_CNTRL_OFFSET 0x0000
46*4882a593Smuzhiyun #define DM644X_EMAC_CNTRL_MOD_OFFSET 0x1000
47*4882a593Smuzhiyun #define DM644X_EMAC_CNTRL_RAM_OFFSET 0x2000
48*4882a593Smuzhiyun #define DM644X_EMAC_CNTRL_RAM_SIZE 0x2000
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct emac_platform_data dm644x_emac_pdata = {
51*4882a593Smuzhiyun .ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET,
52*4882a593Smuzhiyun .ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET,
53*4882a593Smuzhiyun .ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET,
54*4882a593Smuzhiyun .ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE,
55*4882a593Smuzhiyun .version = EMAC_VERSION_1,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct resource dm644x_emac_resources[] = {
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun .start = DM644X_EMAC_BASE,
61*4882a593Smuzhiyun .end = DM644X_EMAC_BASE + SZ_16K - 1,
62*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_EMACINT),
66*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_EMACINT),
67*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
68*4882a593Smuzhiyun },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct platform_device dm644x_emac_device = {
72*4882a593Smuzhiyun .name = "davinci_emac",
73*4882a593Smuzhiyun .id = 1,
74*4882a593Smuzhiyun .dev = {
75*4882a593Smuzhiyun .platform_data = &dm644x_emac_pdata,
76*4882a593Smuzhiyun },
77*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_emac_resources),
78*4882a593Smuzhiyun .resource = dm644x_emac_resources,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static struct resource dm644x_mdio_resources[] = {
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun .start = DM644X_EMAC_MDIO_BASE,
84*4882a593Smuzhiyun .end = DM644X_EMAC_MDIO_BASE + SZ_4K - 1,
85*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static struct platform_device dm644x_mdio_device = {
90*4882a593Smuzhiyun .name = "davinci_mdio",
91*4882a593Smuzhiyun .id = 0,
92*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_mdio_resources),
93*4882a593Smuzhiyun .resource = dm644x_mdio_resources,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Device specific mux setup
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * soc description mux mode mode mux dbg
100*4882a593Smuzhiyun * reg offset mask mode
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun static const struct mux_config dm644x_pins[] = {
103*4882a593Smuzhiyun #ifdef CONFIG_DAVINCI_MUX
104*4882a593Smuzhiyun MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
105*4882a593Smuzhiyun MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
106*4882a593Smuzhiyun MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
111*4882a593Smuzhiyun MUX_CFG(DM644X, AEAW0, 0, 0, 1, 0, true)
112*4882a593Smuzhiyun MUX_CFG(DM644X, AEAW1, 0, 1, 1, 0, true)
113*4882a593Smuzhiyun MUX_CFG(DM644X, AEAW2, 0, 2, 1, 0, true)
114*4882a593Smuzhiyun MUX_CFG(DM644X, AEAW3, 0, 3, 1, 0, true)
115*4882a593Smuzhiyun MUX_CFG(DM644X, AEAW4, 0, 4, 1, 0, true)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
124*4882a593Smuzhiyun MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
133*4882a593Smuzhiyun MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
134*4882a593Smuzhiyun MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
141*4882a593Smuzhiyun MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
142*4882a593Smuzhiyun MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
143*4882a593Smuzhiyun MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
148*4882a593Smuzhiyun MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
153*4882a593Smuzhiyun static u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
154*4882a593Smuzhiyun [IRQ_VDINT0] = 2,
155*4882a593Smuzhiyun [IRQ_VDINT1] = 6,
156*4882a593Smuzhiyun [IRQ_VDINT2] = 6,
157*4882a593Smuzhiyun [IRQ_HISTINT] = 6,
158*4882a593Smuzhiyun [IRQ_H3AINT] = 6,
159*4882a593Smuzhiyun [IRQ_PRVUINT] = 6,
160*4882a593Smuzhiyun [IRQ_RSZINT] = 6,
161*4882a593Smuzhiyun [7] = 7,
162*4882a593Smuzhiyun [IRQ_VENCINT] = 6,
163*4882a593Smuzhiyun [IRQ_ASQINT] = 6,
164*4882a593Smuzhiyun [IRQ_IMXINT] = 6,
165*4882a593Smuzhiyun [IRQ_VLCDINT] = 6,
166*4882a593Smuzhiyun [IRQ_USBINT] = 4,
167*4882a593Smuzhiyun [IRQ_EMACINT] = 4,
168*4882a593Smuzhiyun [14] = 7,
169*4882a593Smuzhiyun [15] = 7,
170*4882a593Smuzhiyun [IRQ_CCINT0] = 5, /* dma */
171*4882a593Smuzhiyun [IRQ_CCERRINT] = 5, /* dma */
172*4882a593Smuzhiyun [IRQ_TCERRINT0] = 5, /* dma */
173*4882a593Smuzhiyun [IRQ_TCERRINT] = 5, /* dma */
174*4882a593Smuzhiyun [IRQ_PSCIN] = 7,
175*4882a593Smuzhiyun [21] = 7,
176*4882a593Smuzhiyun [IRQ_IDE] = 4,
177*4882a593Smuzhiyun [23] = 7,
178*4882a593Smuzhiyun [IRQ_MBXINT] = 7,
179*4882a593Smuzhiyun [IRQ_MBRINT] = 7,
180*4882a593Smuzhiyun [IRQ_MMCINT] = 7,
181*4882a593Smuzhiyun [IRQ_SDIOINT] = 7,
182*4882a593Smuzhiyun [28] = 7,
183*4882a593Smuzhiyun [IRQ_DDRINT] = 7,
184*4882a593Smuzhiyun [IRQ_AEMIFINT] = 7,
185*4882a593Smuzhiyun [IRQ_VLQINT] = 4,
186*4882a593Smuzhiyun [IRQ_TINT0_TINT12] = 2, /* clockevent */
187*4882a593Smuzhiyun [IRQ_TINT0_TINT34] = 2, /* clocksource */
188*4882a593Smuzhiyun [IRQ_TINT1_TINT12] = 7, /* DSP timer */
189*4882a593Smuzhiyun [IRQ_TINT1_TINT34] = 7, /* system tick */
190*4882a593Smuzhiyun [IRQ_PWMINT0] = 7,
191*4882a593Smuzhiyun [IRQ_PWMINT1] = 7,
192*4882a593Smuzhiyun [IRQ_PWMINT2] = 7,
193*4882a593Smuzhiyun [IRQ_I2C] = 3,
194*4882a593Smuzhiyun [IRQ_UARTINT0] = 3,
195*4882a593Smuzhiyun [IRQ_UARTINT1] = 3,
196*4882a593Smuzhiyun [IRQ_UARTINT2] = 3,
197*4882a593Smuzhiyun [IRQ_SPINT0] = 3,
198*4882a593Smuzhiyun [IRQ_SPINT1] = 3,
199*4882a593Smuzhiyun [45] = 7,
200*4882a593Smuzhiyun [IRQ_DSP2ARM0] = 4,
201*4882a593Smuzhiyun [IRQ_DSP2ARM1] = 4,
202*4882a593Smuzhiyun [IRQ_GPIO0] = 7,
203*4882a593Smuzhiyun [IRQ_GPIO1] = 7,
204*4882a593Smuzhiyun [IRQ_GPIO2] = 7,
205*4882a593Smuzhiyun [IRQ_GPIO3] = 7,
206*4882a593Smuzhiyun [IRQ_GPIO4] = 7,
207*4882a593Smuzhiyun [IRQ_GPIO5] = 7,
208*4882a593Smuzhiyun [IRQ_GPIO6] = 7,
209*4882a593Smuzhiyun [IRQ_GPIO7] = 7,
210*4882a593Smuzhiyun [IRQ_GPIOBNK0] = 7,
211*4882a593Smuzhiyun [IRQ_GPIOBNK1] = 7,
212*4882a593Smuzhiyun [IRQ_GPIOBNK2] = 7,
213*4882a593Smuzhiyun [IRQ_GPIOBNK3] = 7,
214*4882a593Smuzhiyun [IRQ_GPIOBNK4] = 7,
215*4882a593Smuzhiyun [IRQ_COMMTX] = 7,
216*4882a593Smuzhiyun [IRQ_COMMRX] = 7,
217*4882a593Smuzhiyun [IRQ_EMUINT] = 7,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static s8 queue_priority_mapping[][2] = {
223*4882a593Smuzhiyun /* {event queue no, Priority} */
224*4882a593Smuzhiyun {0, 3},
225*4882a593Smuzhiyun {1, 7},
226*4882a593Smuzhiyun {-1, -1},
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static const struct dma_slave_map dm644x_edma_map[] = {
230*4882a593Smuzhiyun { "davinci-mcbsp", "tx", EDMA_FILTER_PARAM(0, 2) },
231*4882a593Smuzhiyun { "davinci-mcbsp", "rx", EDMA_FILTER_PARAM(0, 3) },
232*4882a593Smuzhiyun { "spi_davinci", "tx", EDMA_FILTER_PARAM(0, 16) },
233*4882a593Smuzhiyun { "spi_davinci", "rx", EDMA_FILTER_PARAM(0, 17) },
234*4882a593Smuzhiyun { "dm6441-mmc.0", "rx", EDMA_FILTER_PARAM(0, 26) },
235*4882a593Smuzhiyun { "dm6441-mmc.0", "tx", EDMA_FILTER_PARAM(0, 27) },
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static struct edma_soc_info dm644x_edma_pdata = {
239*4882a593Smuzhiyun .queue_priority_mapping = queue_priority_mapping,
240*4882a593Smuzhiyun .default_queue = EVENTQ_1,
241*4882a593Smuzhiyun .slave_map = dm644x_edma_map,
242*4882a593Smuzhiyun .slavecnt = ARRAY_SIZE(dm644x_edma_map),
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct resource edma_resources[] = {
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun .name = "edma3_cc",
248*4882a593Smuzhiyun .start = 0x01c00000,
249*4882a593Smuzhiyun .end = 0x01c00000 + SZ_64K - 1,
250*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun .name = "edma3_tc0",
254*4882a593Smuzhiyun .start = 0x01c10000,
255*4882a593Smuzhiyun .end = 0x01c10000 + SZ_1K - 1,
256*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun .name = "edma3_tc1",
260*4882a593Smuzhiyun .start = 0x01c10400,
261*4882a593Smuzhiyun .end = 0x01c10400 + SZ_1K - 1,
262*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
263*4882a593Smuzhiyun },
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun .name = "edma3_ccint",
266*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_CCINT0),
267*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun .name = "edma3_ccerrint",
271*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_CCERRINT),
272*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun /* not using TC*_ERR */
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct platform_device_info dm644x_edma_device __initconst = {
278*4882a593Smuzhiyun .name = "edma",
279*4882a593Smuzhiyun .id = 0,
280*4882a593Smuzhiyun .dma_mask = DMA_BIT_MASK(32),
281*4882a593Smuzhiyun .res = edma_resources,
282*4882a593Smuzhiyun .num_res = ARRAY_SIZE(edma_resources),
283*4882a593Smuzhiyun .data = &dm644x_edma_pdata,
284*4882a593Smuzhiyun .size_data = sizeof(dm644x_edma_pdata),
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* DM6446 EVM uses ASP0; line-out is a pair of RCA jacks */
288*4882a593Smuzhiyun static struct resource dm644x_asp_resources[] = {
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun .name = "mpu",
291*4882a593Smuzhiyun .start = DAVINCI_ASP0_BASE,
292*4882a593Smuzhiyun .end = DAVINCI_ASP0_BASE + SZ_8K - 1,
293*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun .start = DAVINCI_DMA_ASP0_TX,
297*4882a593Smuzhiyun .end = DAVINCI_DMA_ASP0_TX,
298*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun .start = DAVINCI_DMA_ASP0_RX,
302*4882a593Smuzhiyun .end = DAVINCI_DMA_ASP0_RX,
303*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
304*4882a593Smuzhiyun },
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct platform_device dm644x_asp_device = {
308*4882a593Smuzhiyun .name = "davinci-mcbsp",
309*4882a593Smuzhiyun .id = -1,
310*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_asp_resources),
311*4882a593Smuzhiyun .resource = dm644x_asp_resources,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define DM644X_VPSS_BASE 0x01c73400
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static struct resource dm644x_vpss_resources[] = {
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun /* VPSS Base address */
319*4882a593Smuzhiyun .name = "vpss",
320*4882a593Smuzhiyun .start = DM644X_VPSS_BASE,
321*4882a593Smuzhiyun .end = DM644X_VPSS_BASE + 0xff,
322*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
323*4882a593Smuzhiyun },
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static struct platform_device dm644x_vpss_device = {
327*4882a593Smuzhiyun .name = "vpss",
328*4882a593Smuzhiyun .id = -1,
329*4882a593Smuzhiyun .dev.platform_data = "dm644x_vpss",
330*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_vpss_resources),
331*4882a593Smuzhiyun .resource = dm644x_vpss_resources,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static struct resource dm644x_vpfe_resources[] = {
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VDINT0),
337*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VDINT0),
338*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
339*4882a593Smuzhiyun },
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VDINT1),
342*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VDINT1),
343*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
344*4882a593Smuzhiyun },
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static u64 dm644x_video_dma_mask = DMA_BIT_MASK(32);
348*4882a593Smuzhiyun static struct resource dm644x_ccdc_resource[] = {
349*4882a593Smuzhiyun /* CCDC Base address */
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun .start = 0x01c70400,
352*4882a593Smuzhiyun .end = 0x01c70400 + 0xff,
353*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct platform_device dm644x_ccdc_dev = {
358*4882a593Smuzhiyun .name = "dm644x_ccdc",
359*4882a593Smuzhiyun .id = -1,
360*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_ccdc_resource),
361*4882a593Smuzhiyun .resource = dm644x_ccdc_resource,
362*4882a593Smuzhiyun .dev = {
363*4882a593Smuzhiyun .dma_mask = &dm644x_video_dma_mask,
364*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
365*4882a593Smuzhiyun },
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static struct platform_device dm644x_vpfe_dev = {
369*4882a593Smuzhiyun .name = CAPTURE_DRV_NAME,
370*4882a593Smuzhiyun .id = -1,
371*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_vpfe_resources),
372*4882a593Smuzhiyun .resource = dm644x_vpfe_resources,
373*4882a593Smuzhiyun .dev = {
374*4882a593Smuzhiyun .dma_mask = &dm644x_video_dma_mask,
375*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
376*4882a593Smuzhiyun },
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #define DM644X_OSD_BASE 0x01c72600
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct resource dm644x_osd_resources[] = {
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun .start = DM644X_OSD_BASE,
384*4882a593Smuzhiyun .end = DM644X_OSD_BASE + 0x1ff,
385*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static struct platform_device dm644x_osd_dev = {
390*4882a593Smuzhiyun .name = DM644X_VPBE_OSD_SUBDEV_NAME,
391*4882a593Smuzhiyun .id = -1,
392*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_osd_resources),
393*4882a593Smuzhiyun .resource = dm644x_osd_resources,
394*4882a593Smuzhiyun .dev = {
395*4882a593Smuzhiyun .dma_mask = &dm644x_video_dma_mask,
396*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #define DM644X_VENC_BASE 0x01c72400
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static struct resource dm644x_venc_resources[] = {
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun .start = DM644X_VENC_BASE,
405*4882a593Smuzhiyun .end = DM644X_VENC_BASE + 0x17f,
406*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define DM644X_VPSS_MUXSEL_PLL2_MODE BIT(0)
411*4882a593Smuzhiyun #define DM644X_VPSS_MUXSEL_VPBECLK_MODE BIT(1)
412*4882a593Smuzhiyun #define DM644X_VPSS_VENCLKEN BIT(3)
413*4882a593Smuzhiyun #define DM644X_VPSS_DACCLKEN BIT(4)
414*4882a593Smuzhiyun
dm644x_venc_setup_clock(enum vpbe_enc_timings_type type,unsigned int pclock)415*4882a593Smuzhiyun static int dm644x_venc_setup_clock(enum vpbe_enc_timings_type type,
416*4882a593Smuzhiyun unsigned int pclock)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun int ret = 0;
419*4882a593Smuzhiyun u32 v = DM644X_VPSS_VENCLKEN;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun switch (type) {
422*4882a593Smuzhiyun case VPBE_ENC_STD:
423*4882a593Smuzhiyun v |= DM644X_VPSS_DACCLKEN;
424*4882a593Smuzhiyun writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun case VPBE_ENC_DV_TIMINGS:
427*4882a593Smuzhiyun if (pclock <= 27000000) {
428*4882a593Smuzhiyun v |= DM644X_VPSS_DACCLKEN;
429*4882a593Smuzhiyun writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
430*4882a593Smuzhiyun } else {
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * For HD, use external clock source since
433*4882a593Smuzhiyun * HD requires higher clock rate
434*4882a593Smuzhiyun */
435*4882a593Smuzhiyun v |= DM644X_VPSS_MUXSEL_VPBECLK_MODE;
436*4882a593Smuzhiyun writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun default:
440*4882a593Smuzhiyun ret = -EINVAL;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static struct resource dm644x_v4l2_disp_resources[] = {
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
449*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
450*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
451*4882a593Smuzhiyun },
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun static struct platform_device dm644x_vpbe_display = {
455*4882a593Smuzhiyun .name = "vpbe-v4l2",
456*4882a593Smuzhiyun .id = -1,
457*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_v4l2_disp_resources),
458*4882a593Smuzhiyun .resource = dm644x_v4l2_disp_resources,
459*4882a593Smuzhiyun .dev = {
460*4882a593Smuzhiyun .dma_mask = &dm644x_video_dma_mask,
461*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct venc_platform_data dm644x_venc_pdata = {
466*4882a593Smuzhiyun .setup_clock = dm644x_venc_setup_clock,
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static struct platform_device dm644x_venc_dev = {
470*4882a593Smuzhiyun .name = DM644X_VPBE_VENC_SUBDEV_NAME,
471*4882a593Smuzhiyun .id = -1,
472*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_venc_resources),
473*4882a593Smuzhiyun .resource = dm644x_venc_resources,
474*4882a593Smuzhiyun .dev = {
475*4882a593Smuzhiyun .dma_mask = &dm644x_video_dma_mask,
476*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
477*4882a593Smuzhiyun .platform_data = &dm644x_venc_pdata,
478*4882a593Smuzhiyun },
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static struct platform_device dm644x_vpbe_dev = {
482*4882a593Smuzhiyun .name = "vpbe_controller",
483*4882a593Smuzhiyun .id = -1,
484*4882a593Smuzhiyun .dev = {
485*4882a593Smuzhiyun .dma_mask = &dm644x_video_dma_mask,
486*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
487*4882a593Smuzhiyun },
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static struct resource dm644_gpio_resources[] = {
491*4882a593Smuzhiyun { /* registers */
492*4882a593Smuzhiyun .start = DAVINCI_GPIO_BASE,
493*4882a593Smuzhiyun .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
494*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
495*4882a593Smuzhiyun },
496*4882a593Smuzhiyun { /* interrupt */
497*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_GPIOBNK0),
498*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_GPIOBNK0),
499*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
500*4882a593Smuzhiyun },
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_GPIOBNK1),
503*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_GPIOBNK1),
504*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
505*4882a593Smuzhiyun },
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_GPIOBNK2),
508*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_GPIOBNK2),
509*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
510*4882a593Smuzhiyun },
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_GPIOBNK3),
513*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_GPIOBNK3),
514*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_GPIOBNK4),
518*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_GPIOBNK4),
519*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
520*4882a593Smuzhiyun },
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static struct davinci_gpio_platform_data dm644_gpio_platform_data = {
524*4882a593Smuzhiyun .no_auto_base = true,
525*4882a593Smuzhiyun .base = 0,
526*4882a593Smuzhiyun .ngpio = 71,
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
dm644x_gpio_register(void)529*4882a593Smuzhiyun int __init dm644x_gpio_register(void)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun return davinci_gpio_register(dm644_gpio_resources,
532*4882a593Smuzhiyun ARRAY_SIZE(dm644_gpio_resources),
533*4882a593Smuzhiyun &dm644_gpio_platform_data);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static struct map_desc dm644x_io_desc[] = {
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun .virtual = IO_VIRT,
540*4882a593Smuzhiyun .pfn = __phys_to_pfn(IO_PHYS),
541*4882a593Smuzhiyun .length = IO_SIZE,
542*4882a593Smuzhiyun .type = MT_DEVICE
543*4882a593Smuzhiyun },
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Contents of JTAG ID register used to identify exact cpu type */
547*4882a593Smuzhiyun static struct davinci_id dm644x_ids[] = {
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun .variant = 0x0,
550*4882a593Smuzhiyun .part_no = 0xb700,
551*4882a593Smuzhiyun .manufacturer = 0x017,
552*4882a593Smuzhiyun .cpu_id = DAVINCI_CPU_ID_DM6446,
553*4882a593Smuzhiyun .name = "dm6446",
554*4882a593Smuzhiyun },
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun .variant = 0x1,
557*4882a593Smuzhiyun .part_no = 0xb700,
558*4882a593Smuzhiyun .manufacturer = 0x017,
559*4882a593Smuzhiyun .cpu_id = DAVINCI_CPU_ID_DM6446,
560*4882a593Smuzhiyun .name = "dm6446a",
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun * Bottom half of timer0 is used for clockevent, top half is used for
566*4882a593Smuzhiyun * clocksource.
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun static const struct davinci_timer_cfg dm644x_timer_cfg = {
569*4882a593Smuzhiyun .reg = DEFINE_RES_IO(DAVINCI_TIMER0_BASE, SZ_4K),
570*4882a593Smuzhiyun .irq = {
571*4882a593Smuzhiyun DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT12)),
572*4882a593Smuzhiyun DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT34)),
573*4882a593Smuzhiyun },
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static struct plat_serial8250_port dm644x_serial0_platform_data[] = {
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun .mapbase = DAVINCI_UART0_BASE,
579*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT0),
580*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
581*4882a593Smuzhiyun UPF_IOREMAP,
582*4882a593Smuzhiyun .iotype = UPIO_MEM,
583*4882a593Smuzhiyun .regshift = 2,
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun .flags = 0,
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun static struct plat_serial8250_port dm644x_serial1_platform_data[] = {
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun .mapbase = DAVINCI_UART1_BASE,
592*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT1),
593*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
594*4882a593Smuzhiyun UPF_IOREMAP,
595*4882a593Smuzhiyun .iotype = UPIO_MEM,
596*4882a593Smuzhiyun .regshift = 2,
597*4882a593Smuzhiyun },
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun .flags = 0,
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun static struct plat_serial8250_port dm644x_serial2_platform_data[] = {
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun .mapbase = DAVINCI_UART2_BASE,
605*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT2),
606*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
607*4882a593Smuzhiyun UPF_IOREMAP,
608*4882a593Smuzhiyun .iotype = UPIO_MEM,
609*4882a593Smuzhiyun .regshift = 2,
610*4882a593Smuzhiyun },
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun .flags = 0,
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun struct platform_device dm644x_serial_device[] = {
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun .name = "serial8250",
619*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM,
620*4882a593Smuzhiyun .dev = {
621*4882a593Smuzhiyun .platform_data = dm644x_serial0_platform_data,
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun },
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun .name = "serial8250",
626*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM1,
627*4882a593Smuzhiyun .dev = {
628*4882a593Smuzhiyun .platform_data = dm644x_serial1_platform_data,
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun },
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun .name = "serial8250",
633*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM2,
634*4882a593Smuzhiyun .dev = {
635*4882a593Smuzhiyun .platform_data = dm644x_serial2_platform_data,
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun },
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static const struct davinci_soc_info davinci_soc_info_dm644x = {
643*4882a593Smuzhiyun .io_desc = dm644x_io_desc,
644*4882a593Smuzhiyun .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
645*4882a593Smuzhiyun .jtag_id_reg = 0x01c40028,
646*4882a593Smuzhiyun .ids = dm644x_ids,
647*4882a593Smuzhiyun .ids_num = ARRAY_SIZE(dm644x_ids),
648*4882a593Smuzhiyun .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
649*4882a593Smuzhiyun .pinmux_pins = dm644x_pins,
650*4882a593Smuzhiyun .pinmux_pins_num = ARRAY_SIZE(dm644x_pins),
651*4882a593Smuzhiyun .emac_pdata = &dm644x_emac_pdata,
652*4882a593Smuzhiyun .sram_dma = 0x00008000,
653*4882a593Smuzhiyun .sram_len = SZ_16K,
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
dm644x_init_asp(void)656*4882a593Smuzhiyun void __init dm644x_init_asp(void)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun davinci_cfg_reg(DM644X_MCBSP);
659*4882a593Smuzhiyun platform_device_register(&dm644x_asp_device);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
dm644x_init(void)662*4882a593Smuzhiyun void __init dm644x_init(void)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun davinci_common_init(&davinci_soc_info_dm644x);
665*4882a593Smuzhiyun davinci_map_sysmod();
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
dm644x_init_time(void)668*4882a593Smuzhiyun void __init dm644x_init_time(void)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun void __iomem *pll1, *psc;
671*4882a593Smuzhiyun struct clk *clk;
672*4882a593Smuzhiyun int rv;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DM644X_REF_FREQ);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun pll1 = ioremap(DAVINCI_PLL1_BASE, SZ_1K);
677*4882a593Smuzhiyun dm644x_pll1_init(NULL, pll1, NULL);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun psc = ioremap(DAVINCI_PWR_SLEEP_CNTRL_BASE, SZ_4K);
680*4882a593Smuzhiyun dm644x_psc_init(NULL, psc);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun clk = clk_get(NULL, "timer0");
683*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
684*4882a593Smuzhiyun pr_err("Unable to get the timer clock\n");
685*4882a593Smuzhiyun return;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun rv = davinci_timer_register(clk, &dm644x_timer_cfg);
689*4882a593Smuzhiyun WARN(rv, "Unable to register the timer: %d\n", rv);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static struct resource dm644x_pll2_resources[] = {
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun .start = DAVINCI_PLL2_BASE,
695*4882a593Smuzhiyun .end = DAVINCI_PLL2_BASE + SZ_1K - 1,
696*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
697*4882a593Smuzhiyun },
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun static struct platform_device dm644x_pll2_device = {
701*4882a593Smuzhiyun .name = "dm644x-pll2",
702*4882a593Smuzhiyun .id = -1,
703*4882a593Smuzhiyun .resource = dm644x_pll2_resources,
704*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm644x_pll2_resources),
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
dm644x_register_clocks(void)707*4882a593Smuzhiyun void __init dm644x_register_clocks(void)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun /* PLL1 and PSC are registered in dm644x_init_time() */
710*4882a593Smuzhiyun platform_device_register(&dm644x_pll2_device);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
dm644x_init_video(struct vpfe_config * vpfe_cfg,struct vpbe_config * vpbe_cfg)713*4882a593Smuzhiyun int __init dm644x_init_video(struct vpfe_config *vpfe_cfg,
714*4882a593Smuzhiyun struct vpbe_config *vpbe_cfg)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun if (vpfe_cfg || vpbe_cfg)
717*4882a593Smuzhiyun platform_device_register(&dm644x_vpss_device);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (vpfe_cfg) {
720*4882a593Smuzhiyun dm644x_vpfe_dev.dev.platform_data = vpfe_cfg;
721*4882a593Smuzhiyun platform_device_register(&dm644x_ccdc_dev);
722*4882a593Smuzhiyun platform_device_register(&dm644x_vpfe_dev);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (vpbe_cfg) {
726*4882a593Smuzhiyun dm644x_vpbe_dev.dev.platform_data = vpbe_cfg;
727*4882a593Smuzhiyun platform_device_register(&dm644x_osd_dev);
728*4882a593Smuzhiyun platform_device_register(&dm644x_venc_dev);
729*4882a593Smuzhiyun platform_device_register(&dm644x_vpbe_dev);
730*4882a593Smuzhiyun platform_device_register(&dm644x_vpbe_display);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static const struct davinci_aintc_config dm644x_aintc_config = {
737*4882a593Smuzhiyun .reg = {
738*4882a593Smuzhiyun .start = DAVINCI_ARM_INTC_BASE,
739*4882a593Smuzhiyun .end = DAVINCI_ARM_INTC_BASE + SZ_4K - 1,
740*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
741*4882a593Smuzhiyun },
742*4882a593Smuzhiyun .num_irqs = 64,
743*4882a593Smuzhiyun .prios = dm644x_default_priorities,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
dm644x_init_irq(void)746*4882a593Smuzhiyun void __init dm644x_init_irq(void)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun davinci_aintc_init(&dm644x_aintc_config);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
dm644x_init_devices(void)751*4882a593Smuzhiyun void __init dm644x_init_devices(void)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct platform_device *edma_pdev;
754*4882a593Smuzhiyun int ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun edma_pdev = platform_device_register_full(&dm644x_edma_device);
757*4882a593Smuzhiyun if (IS_ERR(edma_pdev))
758*4882a593Smuzhiyun pr_warn("%s: Failed to register eDMA\n", __func__);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun platform_device_register(&dm644x_mdio_device);
761*4882a593Smuzhiyun platform_device_register(&dm644x_emac_device);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ret = davinci_init_wdt();
764*4882a593Smuzhiyun if (ret)
765*4882a593Smuzhiyun pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun }
768