1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI DaVinci DM365 chip specific setup
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2009 Texas Instruments
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
7*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
8*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
12*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*4882a593Smuzhiyun * GNU General Public License for more details.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/clk/davinci.h>
18*4882a593Smuzhiyun #include <linux/clkdev.h>
19*4882a593Smuzhiyun #include <linux/dma-mapping.h>
20*4882a593Smuzhiyun #include <linux/dmaengine.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-aintc.h>
24*4882a593Smuzhiyun #include <linux/platform_data/edma.h>
25*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
26*4882a593Smuzhiyun #include <linux/platform_data/keyscan-davinci.h>
27*4882a593Smuzhiyun #include <linux/platform_data/spi-davinci.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/serial_8250.h>
30*4882a593Smuzhiyun #include <linux/spi/spi.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <asm/mach/map.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <mach/common.h>
35*4882a593Smuzhiyun #include <mach/cputype.h>
36*4882a593Smuzhiyun #include <mach/mux.h>
37*4882a593Smuzhiyun #include <mach/serial.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "asp.h"
42*4882a593Smuzhiyun #include "davinci.h"
43*4882a593Smuzhiyun #include "irqs.h"
44*4882a593Smuzhiyun #include "mux.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
47*4882a593Smuzhiyun #define DM365_RTC_BASE 0x01c69000
48*4882a593Smuzhiyun #define DM365_KEYSCAN_BASE 0x01c69400
49*4882a593Smuzhiyun #define DM365_OSD_BASE 0x01c71c00
50*4882a593Smuzhiyun #define DM365_VENC_BASE 0x01c71e00
51*4882a593Smuzhiyun #define DAVINCI_DM365_VC_BASE 0x01d0c000
52*4882a593Smuzhiyun #define DAVINCI_DMA_VC_TX 2
53*4882a593Smuzhiyun #define DAVINCI_DMA_VC_RX 3
54*4882a593Smuzhiyun #define DM365_EMAC_BASE 0x01d07000
55*4882a593Smuzhiyun #define DM365_EMAC_MDIO_BASE (DM365_EMAC_BASE + 0x4000)
56*4882a593Smuzhiyun #define DM365_EMAC_CNTRL_OFFSET 0x0000
57*4882a593Smuzhiyun #define DM365_EMAC_CNTRL_MOD_OFFSET 0x3000
58*4882a593Smuzhiyun #define DM365_EMAC_CNTRL_RAM_OFFSET 0x1000
59*4882a593Smuzhiyun #define DM365_EMAC_CNTRL_RAM_SIZE 0x2000
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define INTMUX 0x18
62*4882a593Smuzhiyun #define EVTMUX 0x1c
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct mux_config dm365_pins[] = {
66*4882a593Smuzhiyun #ifdef CONFIG_DAVINCI_MUX
67*4882a593Smuzhiyun MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
70*4882a593Smuzhiyun MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
71*4882a593Smuzhiyun MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
72*4882a593Smuzhiyun MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
73*4882a593Smuzhiyun MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
74*4882a593Smuzhiyun MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
77*4882a593Smuzhiyun MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_AR_A14, 2, 0, 3, 1, false)
80*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_AR_BA0, 2, 0, 3, 2, false)
81*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
82*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
83*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
84*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
85*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_CE1, 2, 8, 1, 0, false)
86*4882a593Smuzhiyun MUX_CFG(DM365, AEMIF_WE_OE, 2, 9, 1, 0, false)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
89*4882a593Smuzhiyun MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
90*4882a593Smuzhiyun MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
91*4882a593Smuzhiyun MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
92*4882a593Smuzhiyun MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
93*4882a593Smuzhiyun MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
96*4882a593Smuzhiyun MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
97*4882a593Smuzhiyun MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
98*4882a593Smuzhiyun MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
99*4882a593Smuzhiyun MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
102*4882a593Smuzhiyun MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
103*4882a593Smuzhiyun MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
104*4882a593Smuzhiyun MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
105*4882a593Smuzhiyun MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
106*4882a593Smuzhiyun MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
109*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
110*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
111*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
112*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
113*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
114*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
115*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
116*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
117*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
118*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
119*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
120*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
121*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
122*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
123*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
124*4882a593Smuzhiyun MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun MUX_CFG(DM365, KEYSCAN, 2, 0, 0x3f, 0x3f, false)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
129*4882a593Smuzhiyun MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
130*4882a593Smuzhiyun MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
131*4882a593Smuzhiyun MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
132*4882a593Smuzhiyun MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
133*4882a593Smuzhiyun MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
134*4882a593Smuzhiyun MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
135*4882a593Smuzhiyun MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
136*4882a593Smuzhiyun MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
137*4882a593Smuzhiyun MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
138*4882a593Smuzhiyun MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
139*4882a593Smuzhiyun MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
142*4882a593Smuzhiyun MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
143*4882a593Smuzhiyun MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
144*4882a593Smuzhiyun MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
145*4882a593Smuzhiyun MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
148*4882a593Smuzhiyun MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
149*4882a593Smuzhiyun MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
150*4882a593Smuzhiyun MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
151*4882a593Smuzhiyun MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
154*4882a593Smuzhiyun MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
155*4882a593Smuzhiyun MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
156*4882a593Smuzhiyun MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
157*4882a593Smuzhiyun MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
160*4882a593Smuzhiyun MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
161*4882a593Smuzhiyun MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
162*4882a593Smuzhiyun MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
163*4882a593Smuzhiyun MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun MUX_CFG(DM365, CLKOUT0, 4, 20, 3, 3, false)
166*4882a593Smuzhiyun MUX_CFG(DM365, CLKOUT1, 4, 16, 3, 3, false)
167*4882a593Smuzhiyun MUX_CFG(DM365, CLKOUT2, 4, 8, 3, 3, false)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
170*4882a593Smuzhiyun MUX_CFG(DM365, GPIO30, 4, 6, 3, 0, false)
171*4882a593Smuzhiyun MUX_CFG(DM365, GPIO31, 4, 8, 3, 0, false)
172*4882a593Smuzhiyun MUX_CFG(DM365, GPIO32, 4, 10, 3, 0, false)
173*4882a593Smuzhiyun MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
174*4882a593Smuzhiyun MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
175*4882a593Smuzhiyun MUX_CFG(DM365, GPIO64_57, 2, 6, 1, 0, false)
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
178*4882a593Smuzhiyun MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
179*4882a593Smuzhiyun MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
180*4882a593Smuzhiyun MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
181*4882a593Smuzhiyun MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
182*4882a593Smuzhiyun MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
183*4882a593Smuzhiyun MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
184*4882a593Smuzhiyun MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
185*4882a593Smuzhiyun MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
186*4882a593Smuzhiyun MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
189*4882a593Smuzhiyun INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
190*4882a593Smuzhiyun INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
191*4882a593Smuzhiyun INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
192*4882a593Smuzhiyun INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
193*4882a593Smuzhiyun INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
194*4882a593Smuzhiyun INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
195*4882a593Smuzhiyun INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
196*4882a593Smuzhiyun INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
197*4882a593Smuzhiyun INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
198*4882a593Smuzhiyun INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
199*4882a593Smuzhiyun INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
200*4882a593Smuzhiyun INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
201*4882a593Smuzhiyun INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
202*4882a593Smuzhiyun INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
203*4882a593Smuzhiyun INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
204*4882a593Smuzhiyun INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
205*4882a593Smuzhiyun INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
208*4882a593Smuzhiyun EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
209*4882a593Smuzhiyun EVT_CFG(DM365, EVT2_VC_TX, 0, 1, 1, false)
210*4882a593Smuzhiyun EVT_CFG(DM365, EVT3_VC_RX, 1, 1, 1, false)
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static u64 dm365_spi0_dma_mask = DMA_BIT_MASK(32);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct davinci_spi_platform_data dm365_spi0_pdata = {
217*4882a593Smuzhiyun .version = SPI_VERSION_1,
218*4882a593Smuzhiyun .num_chipselect = 2,
219*4882a593Smuzhiyun .dma_event_q = EVENTQ_3,
220*4882a593Smuzhiyun .prescaler_limit = 1,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static struct resource dm365_spi0_resources[] = {
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun .start = 0x01c66000,
226*4882a593Smuzhiyun .end = 0x01c667ff,
227*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
228*4882a593Smuzhiyun },
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_SPIINT0_0),
231*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct platform_device dm365_spi0_device = {
236*4882a593Smuzhiyun .name = "spi_davinci",
237*4882a593Smuzhiyun .id = 0,
238*4882a593Smuzhiyun .dev = {
239*4882a593Smuzhiyun .dma_mask = &dm365_spi0_dma_mask,
240*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
241*4882a593Smuzhiyun .platform_data = &dm365_spi0_pdata,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_spi0_resources),
244*4882a593Smuzhiyun .resource = dm365_spi0_resources,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
dm365_init_spi0(unsigned chipselect_mask,const struct spi_board_info * info,unsigned len)247*4882a593Smuzhiyun void __init dm365_init_spi0(unsigned chipselect_mask,
248*4882a593Smuzhiyun const struct spi_board_info *info, unsigned len)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun davinci_cfg_reg(DM365_SPI0_SCLK);
251*4882a593Smuzhiyun davinci_cfg_reg(DM365_SPI0_SDI);
252*4882a593Smuzhiyun davinci_cfg_reg(DM365_SPI0_SDO);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* not all slaves will be wired up */
255*4882a593Smuzhiyun if (chipselect_mask & BIT(0))
256*4882a593Smuzhiyun davinci_cfg_reg(DM365_SPI0_SDENA0);
257*4882a593Smuzhiyun if (chipselect_mask & BIT(1))
258*4882a593Smuzhiyun davinci_cfg_reg(DM365_SPI0_SDENA1);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun spi_register_board_info(info, len);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun platform_device_register(&dm365_spi0_device);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static struct resource dm365_gpio_resources[] = {
266*4882a593Smuzhiyun { /* registers */
267*4882a593Smuzhiyun .start = DAVINCI_GPIO_BASE,
268*4882a593Smuzhiyun .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
269*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun { /* interrupt */
272*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO0),
273*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO0),
274*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
275*4882a593Smuzhiyun },
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO1),
278*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO1),
279*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO2),
283*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO2),
284*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO3),
288*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO3),
289*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
290*4882a593Smuzhiyun },
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO4),
293*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO4),
294*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO5),
298*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO5),
299*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
300*4882a593Smuzhiyun },
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO6),
303*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO6),
304*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
305*4882a593Smuzhiyun },
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO7),
308*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO7),
309*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
310*4882a593Smuzhiyun },
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static struct davinci_gpio_platform_data dm365_gpio_platform_data = {
314*4882a593Smuzhiyun .no_auto_base = true,
315*4882a593Smuzhiyun .base = 0,
316*4882a593Smuzhiyun .ngpio = 104,
317*4882a593Smuzhiyun .gpio_unbanked = 8,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
dm365_gpio_register(void)320*4882a593Smuzhiyun int __init dm365_gpio_register(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun return davinci_gpio_register(dm365_gpio_resources,
323*4882a593Smuzhiyun ARRAY_SIZE(dm365_gpio_resources),
324*4882a593Smuzhiyun &dm365_gpio_platform_data);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct emac_platform_data dm365_emac_pdata = {
328*4882a593Smuzhiyun .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
329*4882a593Smuzhiyun .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
330*4882a593Smuzhiyun .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
331*4882a593Smuzhiyun .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
332*4882a593Smuzhiyun .version = EMAC_VERSION_2,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static struct resource dm365_emac_resources[] = {
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun .start = DM365_EMAC_BASE,
338*4882a593Smuzhiyun .end = DM365_EMAC_BASE + SZ_16K - 1,
339*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
340*4882a593Smuzhiyun },
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXTHRESH),
343*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXTHRESH),
344*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
345*4882a593Smuzhiyun },
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXPULSE),
348*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXPULSE),
349*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_TXPULSE),
353*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_TXPULSE),
354*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_MISCPULSE),
358*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_MISCPULSE),
359*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
360*4882a593Smuzhiyun },
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static struct platform_device dm365_emac_device = {
364*4882a593Smuzhiyun .name = "davinci_emac",
365*4882a593Smuzhiyun .id = 1,
366*4882a593Smuzhiyun .dev = {
367*4882a593Smuzhiyun .platform_data = &dm365_emac_pdata,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_emac_resources),
370*4882a593Smuzhiyun .resource = dm365_emac_resources,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static struct resource dm365_mdio_resources[] = {
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun .start = DM365_EMAC_MDIO_BASE,
376*4882a593Smuzhiyun .end = DM365_EMAC_MDIO_BASE + SZ_4K - 1,
377*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct platform_device dm365_mdio_device = {
382*4882a593Smuzhiyun .name = "davinci_mdio",
383*4882a593Smuzhiyun .id = 0,
384*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_mdio_resources),
385*4882a593Smuzhiyun .resource = dm365_mdio_resources,
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
389*4882a593Smuzhiyun [IRQ_VDINT0] = 2,
390*4882a593Smuzhiyun [IRQ_VDINT1] = 6,
391*4882a593Smuzhiyun [IRQ_VDINT2] = 6,
392*4882a593Smuzhiyun [IRQ_HISTINT] = 6,
393*4882a593Smuzhiyun [IRQ_H3AINT] = 6,
394*4882a593Smuzhiyun [IRQ_PRVUINT] = 6,
395*4882a593Smuzhiyun [IRQ_RSZINT] = 6,
396*4882a593Smuzhiyun [IRQ_DM365_INSFINT] = 7,
397*4882a593Smuzhiyun [IRQ_VENCINT] = 6,
398*4882a593Smuzhiyun [IRQ_ASQINT] = 6,
399*4882a593Smuzhiyun [IRQ_IMXINT] = 6,
400*4882a593Smuzhiyun [IRQ_DM365_IMCOPINT] = 4,
401*4882a593Smuzhiyun [IRQ_USBINT] = 4,
402*4882a593Smuzhiyun [IRQ_DM365_RTOINT] = 7,
403*4882a593Smuzhiyun [IRQ_DM365_TINT5] = 7,
404*4882a593Smuzhiyun [IRQ_DM365_TINT6] = 5,
405*4882a593Smuzhiyun [IRQ_CCINT0] = 5,
406*4882a593Smuzhiyun [IRQ_CCERRINT] = 5,
407*4882a593Smuzhiyun [IRQ_TCERRINT0] = 5,
408*4882a593Smuzhiyun [IRQ_TCERRINT] = 7,
409*4882a593Smuzhiyun [IRQ_PSCIN] = 4,
410*4882a593Smuzhiyun [IRQ_DM365_SPINT2_1] = 7,
411*4882a593Smuzhiyun [IRQ_DM365_TINT7] = 7,
412*4882a593Smuzhiyun [IRQ_DM365_SDIOINT0] = 7,
413*4882a593Smuzhiyun [IRQ_MBXINT] = 7,
414*4882a593Smuzhiyun [IRQ_MBRINT] = 7,
415*4882a593Smuzhiyun [IRQ_MMCINT] = 7,
416*4882a593Smuzhiyun [IRQ_DM365_MMCINT1] = 7,
417*4882a593Smuzhiyun [IRQ_DM365_PWMINT3] = 7,
418*4882a593Smuzhiyun [IRQ_AEMIFINT] = 2,
419*4882a593Smuzhiyun [IRQ_DM365_SDIOINT1] = 2,
420*4882a593Smuzhiyun [IRQ_TINT0_TINT12] = 7,
421*4882a593Smuzhiyun [IRQ_TINT0_TINT34] = 7,
422*4882a593Smuzhiyun [IRQ_TINT1_TINT12] = 7,
423*4882a593Smuzhiyun [IRQ_TINT1_TINT34] = 7,
424*4882a593Smuzhiyun [IRQ_PWMINT0] = 7,
425*4882a593Smuzhiyun [IRQ_PWMINT1] = 3,
426*4882a593Smuzhiyun [IRQ_PWMINT2] = 3,
427*4882a593Smuzhiyun [IRQ_I2C] = 3,
428*4882a593Smuzhiyun [IRQ_UARTINT0] = 3,
429*4882a593Smuzhiyun [IRQ_UARTINT1] = 3,
430*4882a593Smuzhiyun [IRQ_DM365_RTCINT] = 3,
431*4882a593Smuzhiyun [IRQ_DM365_SPIINT0_0] = 3,
432*4882a593Smuzhiyun [IRQ_DM365_SPIINT3_0] = 3,
433*4882a593Smuzhiyun [IRQ_DM365_GPIO0] = 3,
434*4882a593Smuzhiyun [IRQ_DM365_GPIO1] = 7,
435*4882a593Smuzhiyun [IRQ_DM365_GPIO2] = 4,
436*4882a593Smuzhiyun [IRQ_DM365_GPIO3] = 4,
437*4882a593Smuzhiyun [IRQ_DM365_GPIO4] = 7,
438*4882a593Smuzhiyun [IRQ_DM365_GPIO5] = 7,
439*4882a593Smuzhiyun [IRQ_DM365_GPIO6] = 7,
440*4882a593Smuzhiyun [IRQ_DM365_GPIO7] = 7,
441*4882a593Smuzhiyun [IRQ_DM365_EMAC_RXTHRESH] = 7,
442*4882a593Smuzhiyun [IRQ_DM365_EMAC_RXPULSE] = 7,
443*4882a593Smuzhiyun [IRQ_DM365_EMAC_TXPULSE] = 7,
444*4882a593Smuzhiyun [IRQ_DM365_EMAC_MISCPULSE] = 7,
445*4882a593Smuzhiyun [IRQ_DM365_GPIO12] = 7,
446*4882a593Smuzhiyun [IRQ_DM365_GPIO13] = 7,
447*4882a593Smuzhiyun [IRQ_DM365_GPIO14] = 7,
448*4882a593Smuzhiyun [IRQ_DM365_GPIO15] = 7,
449*4882a593Smuzhiyun [IRQ_DM365_KEYINT] = 7,
450*4882a593Smuzhiyun [IRQ_DM365_TCERRINT2] = 7,
451*4882a593Smuzhiyun [IRQ_DM365_TCERRINT3] = 7,
452*4882a593Smuzhiyun [IRQ_DM365_EMUINT] = 7,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Four Transfer Controllers on DM365 */
456*4882a593Smuzhiyun static s8 dm365_queue_priority_mapping[][2] = {
457*4882a593Smuzhiyun /* {event queue no, Priority} */
458*4882a593Smuzhiyun {0, 7},
459*4882a593Smuzhiyun {1, 7},
460*4882a593Smuzhiyun {2, 7},
461*4882a593Smuzhiyun {3, 0},
462*4882a593Smuzhiyun {-1, -1},
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const struct dma_slave_map dm365_edma_map[] = {
466*4882a593Smuzhiyun { "davinci-mcbsp", "tx", EDMA_FILTER_PARAM(0, 2) },
467*4882a593Smuzhiyun { "davinci-mcbsp", "rx", EDMA_FILTER_PARAM(0, 3) },
468*4882a593Smuzhiyun { "davinci_voicecodec", "tx", EDMA_FILTER_PARAM(0, 2) },
469*4882a593Smuzhiyun { "davinci_voicecodec", "rx", EDMA_FILTER_PARAM(0, 3) },
470*4882a593Smuzhiyun { "spi_davinci.2", "tx", EDMA_FILTER_PARAM(0, 10) },
471*4882a593Smuzhiyun { "spi_davinci.2", "rx", EDMA_FILTER_PARAM(0, 11) },
472*4882a593Smuzhiyun { "spi_davinci.1", "tx", EDMA_FILTER_PARAM(0, 14) },
473*4882a593Smuzhiyun { "spi_davinci.1", "rx", EDMA_FILTER_PARAM(0, 15) },
474*4882a593Smuzhiyun { "spi_davinci.0", "tx", EDMA_FILTER_PARAM(0, 16) },
475*4882a593Smuzhiyun { "spi_davinci.0", "rx", EDMA_FILTER_PARAM(0, 17) },
476*4882a593Smuzhiyun { "spi_davinci.3", "tx", EDMA_FILTER_PARAM(0, 18) },
477*4882a593Smuzhiyun { "spi_davinci.3", "rx", EDMA_FILTER_PARAM(0, 19) },
478*4882a593Smuzhiyun { "da830-mmc.0", "rx", EDMA_FILTER_PARAM(0, 26) },
479*4882a593Smuzhiyun { "da830-mmc.0", "tx", EDMA_FILTER_PARAM(0, 27) },
480*4882a593Smuzhiyun { "da830-mmc.1", "rx", EDMA_FILTER_PARAM(0, 30) },
481*4882a593Smuzhiyun { "da830-mmc.1", "tx", EDMA_FILTER_PARAM(0, 31) },
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static struct edma_soc_info dm365_edma_pdata = {
485*4882a593Smuzhiyun .queue_priority_mapping = dm365_queue_priority_mapping,
486*4882a593Smuzhiyun .default_queue = EVENTQ_3,
487*4882a593Smuzhiyun .slave_map = dm365_edma_map,
488*4882a593Smuzhiyun .slavecnt = ARRAY_SIZE(dm365_edma_map),
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static struct resource edma_resources[] = {
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun .name = "edma3_cc",
494*4882a593Smuzhiyun .start = 0x01c00000,
495*4882a593Smuzhiyun .end = 0x01c00000 + SZ_64K - 1,
496*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
497*4882a593Smuzhiyun },
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun .name = "edma3_tc0",
500*4882a593Smuzhiyun .start = 0x01c10000,
501*4882a593Smuzhiyun .end = 0x01c10000 + SZ_1K - 1,
502*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
503*4882a593Smuzhiyun },
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun .name = "edma3_tc1",
506*4882a593Smuzhiyun .start = 0x01c10400,
507*4882a593Smuzhiyun .end = 0x01c10400 + SZ_1K - 1,
508*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
509*4882a593Smuzhiyun },
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun .name = "edma3_tc2",
512*4882a593Smuzhiyun .start = 0x01c10800,
513*4882a593Smuzhiyun .end = 0x01c10800 + SZ_1K - 1,
514*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun .name = "edma3_tc3",
518*4882a593Smuzhiyun .start = 0x01c10c00,
519*4882a593Smuzhiyun .end = 0x01c10c00 + SZ_1K - 1,
520*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
521*4882a593Smuzhiyun },
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun .name = "edma3_ccint",
524*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_CCINT0),
525*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
526*4882a593Smuzhiyun },
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun .name = "edma3_ccerrint",
529*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_CCERRINT),
530*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun /* not using TC*_ERR */
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const struct platform_device_info dm365_edma_device __initconst = {
536*4882a593Smuzhiyun .name = "edma",
537*4882a593Smuzhiyun .id = 0,
538*4882a593Smuzhiyun .dma_mask = DMA_BIT_MASK(32),
539*4882a593Smuzhiyun .res = edma_resources,
540*4882a593Smuzhiyun .num_res = ARRAY_SIZE(edma_resources),
541*4882a593Smuzhiyun .data = &dm365_edma_pdata,
542*4882a593Smuzhiyun .size_data = sizeof(dm365_edma_pdata),
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static struct resource dm365_asp_resources[] = {
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun .name = "mpu",
548*4882a593Smuzhiyun .start = DAVINCI_DM365_ASP0_BASE,
549*4882a593Smuzhiyun .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
550*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
551*4882a593Smuzhiyun },
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun .start = DAVINCI_DMA_ASP0_TX,
554*4882a593Smuzhiyun .end = DAVINCI_DMA_ASP0_TX,
555*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
556*4882a593Smuzhiyun },
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun .start = DAVINCI_DMA_ASP0_RX,
559*4882a593Smuzhiyun .end = DAVINCI_DMA_ASP0_RX,
560*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static struct platform_device dm365_asp_device = {
565*4882a593Smuzhiyun .name = "davinci-mcbsp",
566*4882a593Smuzhiyun .id = -1,
567*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_asp_resources),
568*4882a593Smuzhiyun .resource = dm365_asp_resources,
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun static struct resource dm365_vc_resources[] = {
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun .start = DAVINCI_DM365_VC_BASE,
574*4882a593Smuzhiyun .end = DAVINCI_DM365_VC_BASE + SZ_1K - 1,
575*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun .start = DAVINCI_DMA_VC_TX,
579*4882a593Smuzhiyun .end = DAVINCI_DMA_VC_TX,
580*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
581*4882a593Smuzhiyun },
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun .start = DAVINCI_DMA_VC_RX,
584*4882a593Smuzhiyun .end = DAVINCI_DMA_VC_RX,
585*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
586*4882a593Smuzhiyun },
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static struct platform_device dm365_vc_device = {
590*4882a593Smuzhiyun .name = "davinci_voicecodec",
591*4882a593Smuzhiyun .id = -1,
592*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_vc_resources),
593*4882a593Smuzhiyun .resource = dm365_vc_resources,
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static struct resource dm365_rtc_resources[] = {
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun .start = DM365_RTC_BASE,
599*4882a593Smuzhiyun .end = DM365_RTC_BASE + SZ_1K - 1,
600*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
601*4882a593Smuzhiyun },
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_RTCINT),
604*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
605*4882a593Smuzhiyun },
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static struct platform_device dm365_rtc_device = {
609*4882a593Smuzhiyun .name = "rtc_davinci",
610*4882a593Smuzhiyun .id = 0,
611*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_rtc_resources),
612*4882a593Smuzhiyun .resource = dm365_rtc_resources,
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static struct map_desc dm365_io_desc[] = {
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun .virtual = IO_VIRT,
618*4882a593Smuzhiyun .pfn = __phys_to_pfn(IO_PHYS),
619*4882a593Smuzhiyun .length = IO_SIZE,
620*4882a593Smuzhiyun .type = MT_DEVICE
621*4882a593Smuzhiyun },
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static struct resource dm365_ks_resources[] = {
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun /* registers */
627*4882a593Smuzhiyun .start = DM365_KEYSCAN_BASE,
628*4882a593Smuzhiyun .end = DM365_KEYSCAN_BASE + SZ_1K - 1,
629*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
630*4882a593Smuzhiyun },
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun /* interrupt */
633*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM365_KEYINT),
634*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM365_KEYINT),
635*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
636*4882a593Smuzhiyun },
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static struct platform_device dm365_ks_device = {
640*4882a593Smuzhiyun .name = "davinci_keyscan",
641*4882a593Smuzhiyun .id = 0,
642*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_ks_resources),
643*4882a593Smuzhiyun .resource = dm365_ks_resources,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Contents of JTAG ID register used to identify exact cpu type */
647*4882a593Smuzhiyun static struct davinci_id dm365_ids[] = {
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun .variant = 0x0,
650*4882a593Smuzhiyun .part_no = 0xb83e,
651*4882a593Smuzhiyun .manufacturer = 0x017,
652*4882a593Smuzhiyun .cpu_id = DAVINCI_CPU_ID_DM365,
653*4882a593Smuzhiyun .name = "dm365_rev1.1",
654*4882a593Smuzhiyun },
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun .variant = 0x8,
657*4882a593Smuzhiyun .part_no = 0xb83e,
658*4882a593Smuzhiyun .manufacturer = 0x017,
659*4882a593Smuzhiyun .cpu_id = DAVINCI_CPU_ID_DM365,
660*4882a593Smuzhiyun .name = "dm365_rev1.2",
661*4882a593Smuzhiyun },
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun * Bottom half of timer0 is used for clockevent, top half is used for
666*4882a593Smuzhiyun * clocksource.
667*4882a593Smuzhiyun */
668*4882a593Smuzhiyun static const struct davinci_timer_cfg dm365_timer_cfg = {
669*4882a593Smuzhiyun .reg = DEFINE_RES_IO(DAVINCI_TIMER0_BASE, SZ_128),
670*4882a593Smuzhiyun .irq = {
671*4882a593Smuzhiyun DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT12)),
672*4882a593Smuzhiyun DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT34)),
673*4882a593Smuzhiyun },
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun #define DM365_UART1_BASE (IO_PHYS + 0x106000)
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun static struct plat_serial8250_port dm365_serial0_platform_data[] = {
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun .mapbase = DAVINCI_UART0_BASE,
681*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT0),
682*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
683*4882a593Smuzhiyun UPF_IOREMAP,
684*4882a593Smuzhiyun .iotype = UPIO_MEM,
685*4882a593Smuzhiyun .regshift = 2,
686*4882a593Smuzhiyun },
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun .flags = 0,
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun static struct plat_serial8250_port dm365_serial1_platform_data[] = {
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun .mapbase = DM365_UART1_BASE,
694*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT1),
695*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
696*4882a593Smuzhiyun UPF_IOREMAP,
697*4882a593Smuzhiyun .iotype = UPIO_MEM,
698*4882a593Smuzhiyun .regshift = 2,
699*4882a593Smuzhiyun },
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun .flags = 0,
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun struct platform_device dm365_serial_device[] = {
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun .name = "serial8250",
708*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM,
709*4882a593Smuzhiyun .dev = {
710*4882a593Smuzhiyun .platform_data = dm365_serial0_platform_data,
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun },
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun .name = "serial8250",
715*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM1,
716*4882a593Smuzhiyun .dev = {
717*4882a593Smuzhiyun .platform_data = dm365_serial1_platform_data,
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun },
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct davinci_soc_info davinci_soc_info_dm365 = {
725*4882a593Smuzhiyun .io_desc = dm365_io_desc,
726*4882a593Smuzhiyun .io_desc_num = ARRAY_SIZE(dm365_io_desc),
727*4882a593Smuzhiyun .jtag_id_reg = 0x01c40028,
728*4882a593Smuzhiyun .ids = dm365_ids,
729*4882a593Smuzhiyun .ids_num = ARRAY_SIZE(dm365_ids),
730*4882a593Smuzhiyun .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
731*4882a593Smuzhiyun .pinmux_pins = dm365_pins,
732*4882a593Smuzhiyun .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
733*4882a593Smuzhiyun .emac_pdata = &dm365_emac_pdata,
734*4882a593Smuzhiyun .sram_dma = 0x00010000,
735*4882a593Smuzhiyun .sram_len = SZ_32K,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
dm365_init_asp(void)738*4882a593Smuzhiyun void __init dm365_init_asp(void)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun davinci_cfg_reg(DM365_MCBSP0_BDX);
741*4882a593Smuzhiyun davinci_cfg_reg(DM365_MCBSP0_X);
742*4882a593Smuzhiyun davinci_cfg_reg(DM365_MCBSP0_BFSX);
743*4882a593Smuzhiyun davinci_cfg_reg(DM365_MCBSP0_BDR);
744*4882a593Smuzhiyun davinci_cfg_reg(DM365_MCBSP0_R);
745*4882a593Smuzhiyun davinci_cfg_reg(DM365_MCBSP0_BFSR);
746*4882a593Smuzhiyun davinci_cfg_reg(DM365_EVT2_ASP_TX);
747*4882a593Smuzhiyun davinci_cfg_reg(DM365_EVT3_ASP_RX);
748*4882a593Smuzhiyun platform_device_register(&dm365_asp_device);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
dm365_init_vc(void)751*4882a593Smuzhiyun void __init dm365_init_vc(void)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun davinci_cfg_reg(DM365_EVT2_VC_TX);
754*4882a593Smuzhiyun davinci_cfg_reg(DM365_EVT3_VC_RX);
755*4882a593Smuzhiyun platform_device_register(&dm365_vc_device);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
dm365_init_ks(struct davinci_ks_platform_data * pdata)758*4882a593Smuzhiyun void __init dm365_init_ks(struct davinci_ks_platform_data *pdata)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun dm365_ks_device.dev.platform_data = pdata;
761*4882a593Smuzhiyun platform_device_register(&dm365_ks_device);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
dm365_init_rtc(void)764*4882a593Smuzhiyun void __init dm365_init_rtc(void)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun davinci_cfg_reg(DM365_INT_PRTCSS);
767*4882a593Smuzhiyun platform_device_register(&dm365_rtc_device);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
dm365_init(void)770*4882a593Smuzhiyun void __init dm365_init(void)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun davinci_common_init(&davinci_soc_info_dm365);
773*4882a593Smuzhiyun davinci_map_sysmod();
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
dm365_init_time(void)776*4882a593Smuzhiyun void __init dm365_init_time(void)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun void __iomem *pll1, *pll2, *psc;
779*4882a593Smuzhiyun struct clk *clk;
780*4882a593Smuzhiyun int rv;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DM365_REF_FREQ);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun pll1 = ioremap(DAVINCI_PLL1_BASE, SZ_1K);
785*4882a593Smuzhiyun dm365_pll1_init(NULL, pll1, NULL);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun pll2 = ioremap(DAVINCI_PLL2_BASE, SZ_1K);
788*4882a593Smuzhiyun dm365_pll2_init(NULL, pll2, NULL);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun psc = ioremap(DAVINCI_PWR_SLEEP_CNTRL_BASE, SZ_4K);
791*4882a593Smuzhiyun dm365_psc_init(NULL, psc);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun clk = clk_get(NULL, "timer0");
794*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
795*4882a593Smuzhiyun pr_err("Unable to get the timer clock\n");
796*4882a593Smuzhiyun return;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun rv = davinci_timer_register(clk, &dm365_timer_cfg);
800*4882a593Smuzhiyun WARN(rv, "Unable to register the timer: %d\n", rv);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
dm365_register_clocks(void)803*4882a593Smuzhiyun void __init dm365_register_clocks(void)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun /* all clocks are currently registered in dm365_init_time() */
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct resource dm365_vpss_resources[] = {
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun /* VPSS ISP5 Base address */
811*4882a593Smuzhiyun .name = "isp5",
812*4882a593Smuzhiyun .start = 0x01c70000,
813*4882a593Smuzhiyun .end = 0x01c70000 + 0xff,
814*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
815*4882a593Smuzhiyun },
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun /* VPSS CLK Base address */
818*4882a593Smuzhiyun .name = "vpss",
819*4882a593Smuzhiyun .start = 0x01c70200,
820*4882a593Smuzhiyun .end = 0x01c70200 + 0xff,
821*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
822*4882a593Smuzhiyun },
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun static struct platform_device dm365_vpss_device = {
826*4882a593Smuzhiyun .name = "vpss",
827*4882a593Smuzhiyun .id = -1,
828*4882a593Smuzhiyun .dev.platform_data = "dm365_vpss",
829*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_vpss_resources),
830*4882a593Smuzhiyun .resource = dm365_vpss_resources,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static struct resource vpfe_resources[] = {
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VDINT0),
836*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VDINT0),
837*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
838*4882a593Smuzhiyun },
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VDINT1),
841*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VDINT1),
842*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
843*4882a593Smuzhiyun },
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
847*4882a593Smuzhiyun static struct platform_device vpfe_capture_dev = {
848*4882a593Smuzhiyun .name = CAPTURE_DRV_NAME,
849*4882a593Smuzhiyun .id = -1,
850*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(vpfe_resources),
851*4882a593Smuzhiyun .resource = vpfe_resources,
852*4882a593Smuzhiyun .dev = {
853*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
854*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
855*4882a593Smuzhiyun },
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun
dm365_isif_setup_pinmux(void)858*4882a593Smuzhiyun static void dm365_isif_setup_pinmux(void)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun davinci_cfg_reg(DM365_VIN_CAM_WEN);
861*4882a593Smuzhiyun davinci_cfg_reg(DM365_VIN_CAM_VD);
862*4882a593Smuzhiyun davinci_cfg_reg(DM365_VIN_CAM_HD);
863*4882a593Smuzhiyun davinci_cfg_reg(DM365_VIN_YIN4_7_EN);
864*4882a593Smuzhiyun davinci_cfg_reg(DM365_VIN_YIN0_3_EN);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static struct resource isif_resource[] = {
868*4882a593Smuzhiyun /* ISIF Base address */
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun .start = 0x01c71000,
871*4882a593Smuzhiyun .end = 0x01c71000 + 0x1ff,
872*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
873*4882a593Smuzhiyun },
874*4882a593Smuzhiyun /* ISIF Linearization table 0 */
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun .start = 0x1C7C000,
877*4882a593Smuzhiyun .end = 0x1C7C000 + 0x2ff,
878*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
879*4882a593Smuzhiyun },
880*4882a593Smuzhiyun /* ISIF Linearization table 1 */
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun .start = 0x1C7C400,
883*4882a593Smuzhiyun .end = 0x1C7C400 + 0x2ff,
884*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
885*4882a593Smuzhiyun },
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun static struct platform_device dm365_isif_dev = {
888*4882a593Smuzhiyun .name = "isif",
889*4882a593Smuzhiyun .id = -1,
890*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(isif_resource),
891*4882a593Smuzhiyun .resource = isif_resource,
892*4882a593Smuzhiyun .dev = {
893*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
894*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
895*4882a593Smuzhiyun .platform_data = dm365_isif_setup_pinmux,
896*4882a593Smuzhiyun },
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun static struct resource dm365_osd_resources[] = {
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun .start = DM365_OSD_BASE,
902*4882a593Smuzhiyun .end = DM365_OSD_BASE + 0xff,
903*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
904*4882a593Smuzhiyun },
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun static u64 dm365_video_dma_mask = DMA_BIT_MASK(32);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static struct platform_device dm365_osd_dev = {
910*4882a593Smuzhiyun .name = DM365_VPBE_OSD_SUBDEV_NAME,
911*4882a593Smuzhiyun .id = -1,
912*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_osd_resources),
913*4882a593Smuzhiyun .resource = dm365_osd_resources,
914*4882a593Smuzhiyun .dev = {
915*4882a593Smuzhiyun .dma_mask = &dm365_video_dma_mask,
916*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
917*4882a593Smuzhiyun },
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static struct resource dm365_venc_resources[] = {
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
923*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
924*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
925*4882a593Smuzhiyun },
926*4882a593Smuzhiyun /* venc registers io space */
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun .start = DM365_VENC_BASE,
929*4882a593Smuzhiyun .end = DM365_VENC_BASE + 0x177,
930*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
931*4882a593Smuzhiyun },
932*4882a593Smuzhiyun /* vdaccfg registers io space */
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
935*4882a593Smuzhiyun .end = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
936*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
937*4882a593Smuzhiyun },
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun static struct resource dm365_v4l2_disp_resources[] = {
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
943*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
944*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
945*4882a593Smuzhiyun },
946*4882a593Smuzhiyun /* venc registers io space */
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun .start = DM365_VENC_BASE,
949*4882a593Smuzhiyun .end = DM365_VENC_BASE + 0x177,
950*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
951*4882a593Smuzhiyun },
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun
dm365_vpbe_setup_pinmux(u32 if_type,int field)954*4882a593Smuzhiyun static int dm365_vpbe_setup_pinmux(u32 if_type, int field)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun switch (if_type) {
957*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG8_1X8:
958*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_FIELD_G81);
959*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_COUTL_EN);
960*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_COUTH_EN);
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV10_1X20:
963*4882a593Smuzhiyun if (field)
964*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_FIELD);
965*4882a593Smuzhiyun else
966*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_FIELD_G81);
967*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_COUTL_EN);
968*4882a593Smuzhiyun davinci_cfg_reg(DM365_VOUT_COUTH_EN);
969*4882a593Smuzhiyun break;
970*4882a593Smuzhiyun default:
971*4882a593Smuzhiyun return -EINVAL;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
dm365_venc_setup_clock(enum vpbe_enc_timings_type type,unsigned int pclock)977*4882a593Smuzhiyun static int dm365_venc_setup_clock(enum vpbe_enc_timings_type type,
978*4882a593Smuzhiyun unsigned int pclock)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun void __iomem *vpss_clkctl_reg;
981*4882a593Smuzhiyun u32 val;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun vpss_clkctl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun switch (type) {
986*4882a593Smuzhiyun case VPBE_ENC_STD:
987*4882a593Smuzhiyun val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun case VPBE_ENC_DV_TIMINGS:
990*4882a593Smuzhiyun if (pclock <= 27000000) {
991*4882a593Smuzhiyun val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
992*4882a593Smuzhiyun } else {
993*4882a593Smuzhiyun /* set sysclk4 to output 74.25 MHz from pll1 */
994*4882a593Smuzhiyun val = VPSS_PLLC2SYSCLK5_ENABLE | VPSS_DACCLKEN_ENABLE |
995*4882a593Smuzhiyun VPSS_VENCCLKEN_ENABLE;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun break;
998*4882a593Smuzhiyun default:
999*4882a593Smuzhiyun return -EINVAL;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun writel(val, vpss_clkctl_reg);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun return 0;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun static struct platform_device dm365_vpbe_display = {
1007*4882a593Smuzhiyun .name = "vpbe-v4l2",
1008*4882a593Smuzhiyun .id = -1,
1009*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_v4l2_disp_resources),
1010*4882a593Smuzhiyun .resource = dm365_v4l2_disp_resources,
1011*4882a593Smuzhiyun .dev = {
1012*4882a593Smuzhiyun .dma_mask = &dm365_video_dma_mask,
1013*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
1014*4882a593Smuzhiyun },
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun static struct venc_platform_data dm365_venc_pdata = {
1018*4882a593Smuzhiyun .setup_pinmux = dm365_vpbe_setup_pinmux,
1019*4882a593Smuzhiyun .setup_clock = dm365_venc_setup_clock,
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static struct platform_device dm365_venc_dev = {
1023*4882a593Smuzhiyun .name = DM365_VPBE_VENC_SUBDEV_NAME,
1024*4882a593Smuzhiyun .id = -1,
1025*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm365_venc_resources),
1026*4882a593Smuzhiyun .resource = dm365_venc_resources,
1027*4882a593Smuzhiyun .dev = {
1028*4882a593Smuzhiyun .dma_mask = &dm365_video_dma_mask,
1029*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
1030*4882a593Smuzhiyun .platform_data = (void *)&dm365_venc_pdata,
1031*4882a593Smuzhiyun },
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun static struct platform_device dm365_vpbe_dev = {
1035*4882a593Smuzhiyun .name = "vpbe_controller",
1036*4882a593Smuzhiyun .id = -1,
1037*4882a593Smuzhiyun .dev = {
1038*4882a593Smuzhiyun .dma_mask = &dm365_video_dma_mask,
1039*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
1040*4882a593Smuzhiyun },
1041*4882a593Smuzhiyun };
1042*4882a593Smuzhiyun
dm365_init_video(struct vpfe_config * vpfe_cfg,struct vpbe_config * vpbe_cfg)1043*4882a593Smuzhiyun int __init dm365_init_video(struct vpfe_config *vpfe_cfg,
1044*4882a593Smuzhiyun struct vpbe_config *vpbe_cfg)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun if (vpfe_cfg || vpbe_cfg)
1047*4882a593Smuzhiyun platform_device_register(&dm365_vpss_device);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (vpfe_cfg) {
1050*4882a593Smuzhiyun vpfe_capture_dev.dev.platform_data = vpfe_cfg;
1051*4882a593Smuzhiyun platform_device_register(&dm365_isif_dev);
1052*4882a593Smuzhiyun platform_device_register(&vpfe_capture_dev);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun if (vpbe_cfg) {
1055*4882a593Smuzhiyun dm365_vpbe_dev.dev.platform_data = vpbe_cfg;
1056*4882a593Smuzhiyun platform_device_register(&dm365_osd_dev);
1057*4882a593Smuzhiyun platform_device_register(&dm365_venc_dev);
1058*4882a593Smuzhiyun platform_device_register(&dm365_vpbe_dev);
1059*4882a593Smuzhiyun platform_device_register(&dm365_vpbe_display);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun static const struct davinci_aintc_config dm365_aintc_config = {
1066*4882a593Smuzhiyun .reg = {
1067*4882a593Smuzhiyun .start = DAVINCI_ARM_INTC_BASE,
1068*4882a593Smuzhiyun .end = DAVINCI_ARM_INTC_BASE + SZ_4K - 1,
1069*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
1070*4882a593Smuzhiyun },
1071*4882a593Smuzhiyun .num_irqs = 64,
1072*4882a593Smuzhiyun .prios = dm365_default_priorities,
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun
dm365_init_irq(void)1075*4882a593Smuzhiyun void __init dm365_init_irq(void)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun davinci_aintc_init(&dm365_aintc_config);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
dm365_init_devices(void)1080*4882a593Smuzhiyun static int __init dm365_init_devices(void)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct platform_device *edma_pdev;
1083*4882a593Smuzhiyun int ret = 0;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (!cpu_is_davinci_dm365())
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun davinci_cfg_reg(DM365_INT_EDMA_CC);
1089*4882a593Smuzhiyun edma_pdev = platform_device_register_full(&dm365_edma_device);
1090*4882a593Smuzhiyun if (IS_ERR(edma_pdev)) {
1091*4882a593Smuzhiyun pr_warn("%s: Failed to register eDMA\n", __func__);
1092*4882a593Smuzhiyun return PTR_ERR(edma_pdev);
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun platform_device_register(&dm365_mdio_device);
1096*4882a593Smuzhiyun platform_device_register(&dm365_emac_device);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun ret = davinci_init_wdt();
1099*4882a593Smuzhiyun if (ret)
1100*4882a593Smuzhiyun pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun return ret;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun postcore_initcall(dm365_init_devices);
1105