1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI DaVinci DM355 chip specific setup
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Kevin Hilman, Deep Root Systems, LLC
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7*4882a593Smuzhiyun * the terms of the GNU General Public License version 2. This program
8*4882a593Smuzhiyun * is licensed "as is" without any warranty of any kind, whether express
9*4882a593Smuzhiyun * or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/clk/davinci.h>
14*4882a593Smuzhiyun #include <linux/clkdev.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/dmaengine.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-aintc.h>
20*4882a593Smuzhiyun #include <linux/platform_data/edma.h>
21*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
22*4882a593Smuzhiyun #include <linux/platform_data/spi-davinci.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/serial_8250.h>
25*4882a593Smuzhiyun #include <linux/spi/spi.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <asm/mach/map.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <mach/common.h>
30*4882a593Smuzhiyun #include <mach/cputype.h>
31*4882a593Smuzhiyun #include <mach/mux.h>
32*4882a593Smuzhiyun #include <mach/serial.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "asp.h"
37*4882a593Smuzhiyun #include "davinci.h"
38*4882a593Smuzhiyun #include "irqs.h"
39*4882a593Smuzhiyun #include "mux.h"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define DM355_UART2_BASE (IO_PHYS + 0x206000)
42*4882a593Smuzhiyun #define DM355_OSD_BASE (IO_PHYS + 0x70200)
43*4882a593Smuzhiyun #define DM355_VENC_BASE (IO_PHYS + 0x70400)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * Device specific clocks
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun #define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static struct resource dm355_spi0_resources[] = {
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun .start = 0x01c66000,
55*4882a593Smuzhiyun .end = 0x01c667ff,
56*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_SPINT0_0),
60*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct davinci_spi_platform_data dm355_spi0_pdata = {
65*4882a593Smuzhiyun .version = SPI_VERSION_1,
66*4882a593Smuzhiyun .num_chipselect = 2,
67*4882a593Smuzhiyun .cshold_bug = true,
68*4882a593Smuzhiyun .dma_event_q = EVENTQ_1,
69*4882a593Smuzhiyun .prescaler_limit = 1,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun static struct platform_device dm355_spi0_device = {
72*4882a593Smuzhiyun .name = "spi_davinci",
73*4882a593Smuzhiyun .id = 0,
74*4882a593Smuzhiyun .dev = {
75*4882a593Smuzhiyun .dma_mask = &dm355_spi0_dma_mask,
76*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
77*4882a593Smuzhiyun .platform_data = &dm355_spi0_pdata,
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_spi0_resources),
80*4882a593Smuzhiyun .resource = dm355_spi0_resources,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
dm355_init_spi0(unsigned chipselect_mask,const struct spi_board_info * info,unsigned len)83*4882a593Smuzhiyun void __init dm355_init_spi0(unsigned chipselect_mask,
84*4882a593Smuzhiyun const struct spi_board_info *info, unsigned len)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun /* for now, assume we need MISO */
87*4882a593Smuzhiyun davinci_cfg_reg(DM355_SPI0_SDI);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* not all slaves will be wired up */
90*4882a593Smuzhiyun if (chipselect_mask & BIT(0))
91*4882a593Smuzhiyun davinci_cfg_reg(DM355_SPI0_SDENA0);
92*4882a593Smuzhiyun if (chipselect_mask & BIT(1))
93*4882a593Smuzhiyun davinci_cfg_reg(DM355_SPI0_SDENA1);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun spi_register_board_info(info, len);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun platform_device_register(&dm355_spi0_device);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define INTMUX 0x18
103*4882a593Smuzhiyun #define EVTMUX 0x1c
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Device specific mux setup
107*4882a593Smuzhiyun *
108*4882a593Smuzhiyun * soc description mux mode mode mux dbg
109*4882a593Smuzhiyun * reg offset mask mode
110*4882a593Smuzhiyun */
111*4882a593Smuzhiyun static const struct mux_config dm355_pins[] = {
112*4882a593Smuzhiyun #ifdef CONFIG_DAVINCI_MUX
113*4882a593Smuzhiyun MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
116*4882a593Smuzhiyun MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
117*4882a593Smuzhiyun MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
118*4882a593Smuzhiyun MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
119*4882a593Smuzhiyun MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
120*4882a593Smuzhiyun MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
123*4882a593Smuzhiyun MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
126*4882a593Smuzhiyun MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
127*4882a593Smuzhiyun MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
128*4882a593Smuzhiyun MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
129*4882a593Smuzhiyun MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
130*4882a593Smuzhiyun MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
133*4882a593Smuzhiyun MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
134*4882a593Smuzhiyun MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
137*4882a593Smuzhiyun INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
138*4882a593Smuzhiyun INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
141*4882a593Smuzhiyun EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
142*4882a593Smuzhiyun EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
145*4882a593Smuzhiyun MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
146*4882a593Smuzhiyun MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
147*4882a593Smuzhiyun MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
148*4882a593Smuzhiyun MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
151*4882a593Smuzhiyun MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
152*4882a593Smuzhiyun MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
153*4882a593Smuzhiyun MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
154*4882a593Smuzhiyun MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
155*4882a593Smuzhiyun MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
156*4882a593Smuzhiyun MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
161*4882a593Smuzhiyun [IRQ_DM355_CCDC_VDINT0] = 2,
162*4882a593Smuzhiyun [IRQ_DM355_CCDC_VDINT1] = 6,
163*4882a593Smuzhiyun [IRQ_DM355_CCDC_VDINT2] = 6,
164*4882a593Smuzhiyun [IRQ_DM355_IPIPE_HST] = 6,
165*4882a593Smuzhiyun [IRQ_DM355_H3AINT] = 6,
166*4882a593Smuzhiyun [IRQ_DM355_IPIPE_SDR] = 6,
167*4882a593Smuzhiyun [IRQ_DM355_IPIPEIFINT] = 6,
168*4882a593Smuzhiyun [IRQ_DM355_OSDINT] = 7,
169*4882a593Smuzhiyun [IRQ_DM355_VENCINT] = 6,
170*4882a593Smuzhiyun [IRQ_ASQINT] = 6,
171*4882a593Smuzhiyun [IRQ_IMXINT] = 6,
172*4882a593Smuzhiyun [IRQ_USBINT] = 4,
173*4882a593Smuzhiyun [IRQ_DM355_RTOINT] = 4,
174*4882a593Smuzhiyun [IRQ_DM355_UARTINT2] = 7,
175*4882a593Smuzhiyun [IRQ_DM355_TINT6] = 7,
176*4882a593Smuzhiyun [IRQ_CCINT0] = 5, /* dma */
177*4882a593Smuzhiyun [IRQ_CCERRINT] = 5, /* dma */
178*4882a593Smuzhiyun [IRQ_TCERRINT0] = 5, /* dma */
179*4882a593Smuzhiyun [IRQ_TCERRINT] = 5, /* dma */
180*4882a593Smuzhiyun [IRQ_DM355_SPINT2_1] = 7,
181*4882a593Smuzhiyun [IRQ_DM355_TINT7] = 4,
182*4882a593Smuzhiyun [IRQ_DM355_SDIOINT0] = 7,
183*4882a593Smuzhiyun [IRQ_MBXINT] = 7,
184*4882a593Smuzhiyun [IRQ_MBRINT] = 7,
185*4882a593Smuzhiyun [IRQ_MMCINT] = 7,
186*4882a593Smuzhiyun [IRQ_DM355_MMCINT1] = 7,
187*4882a593Smuzhiyun [IRQ_DM355_PWMINT3] = 7,
188*4882a593Smuzhiyun [IRQ_DDRINT] = 7,
189*4882a593Smuzhiyun [IRQ_AEMIFINT] = 7,
190*4882a593Smuzhiyun [IRQ_DM355_SDIOINT1] = 4,
191*4882a593Smuzhiyun [IRQ_TINT0_TINT12] = 2, /* clockevent */
192*4882a593Smuzhiyun [IRQ_TINT0_TINT34] = 2, /* clocksource */
193*4882a593Smuzhiyun [IRQ_TINT1_TINT12] = 7, /* DSP timer */
194*4882a593Smuzhiyun [IRQ_TINT1_TINT34] = 7, /* system tick */
195*4882a593Smuzhiyun [IRQ_PWMINT0] = 7,
196*4882a593Smuzhiyun [IRQ_PWMINT1] = 7,
197*4882a593Smuzhiyun [IRQ_PWMINT2] = 7,
198*4882a593Smuzhiyun [IRQ_I2C] = 3,
199*4882a593Smuzhiyun [IRQ_UARTINT0] = 3,
200*4882a593Smuzhiyun [IRQ_UARTINT1] = 3,
201*4882a593Smuzhiyun [IRQ_DM355_SPINT0_0] = 3,
202*4882a593Smuzhiyun [IRQ_DM355_SPINT0_1] = 3,
203*4882a593Smuzhiyun [IRQ_DM355_GPIO0] = 3,
204*4882a593Smuzhiyun [IRQ_DM355_GPIO1] = 7,
205*4882a593Smuzhiyun [IRQ_DM355_GPIO2] = 4,
206*4882a593Smuzhiyun [IRQ_DM355_GPIO3] = 4,
207*4882a593Smuzhiyun [IRQ_DM355_GPIO4] = 7,
208*4882a593Smuzhiyun [IRQ_DM355_GPIO5] = 7,
209*4882a593Smuzhiyun [IRQ_DM355_GPIO6] = 7,
210*4882a593Smuzhiyun [IRQ_DM355_GPIO7] = 7,
211*4882a593Smuzhiyun [IRQ_DM355_GPIO8] = 7,
212*4882a593Smuzhiyun [IRQ_DM355_GPIO9] = 7,
213*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK0] = 7,
214*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK1] = 7,
215*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK2] = 7,
216*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK3] = 7,
217*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK4] = 7,
218*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK5] = 7,
219*4882a593Smuzhiyun [IRQ_DM355_GPIOBNK6] = 7,
220*4882a593Smuzhiyun [IRQ_COMMTX] = 7,
221*4882a593Smuzhiyun [IRQ_COMMRX] = 7,
222*4882a593Smuzhiyun [IRQ_EMUINT] = 7,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static s8 queue_priority_mapping[][2] = {
228*4882a593Smuzhiyun /* {event queue no, Priority} */
229*4882a593Smuzhiyun {0, 3},
230*4882a593Smuzhiyun {1, 7},
231*4882a593Smuzhiyun {-1, -1},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const struct dma_slave_map dm355_edma_map[] = {
235*4882a593Smuzhiyun { "davinci-mcbsp.0", "tx", EDMA_FILTER_PARAM(0, 2) },
236*4882a593Smuzhiyun { "davinci-mcbsp.0", "rx", EDMA_FILTER_PARAM(0, 3) },
237*4882a593Smuzhiyun { "davinci-mcbsp.1", "tx", EDMA_FILTER_PARAM(0, 8) },
238*4882a593Smuzhiyun { "davinci-mcbsp.1", "rx", EDMA_FILTER_PARAM(0, 9) },
239*4882a593Smuzhiyun { "spi_davinci.2", "tx", EDMA_FILTER_PARAM(0, 10) },
240*4882a593Smuzhiyun { "spi_davinci.2", "rx", EDMA_FILTER_PARAM(0, 11) },
241*4882a593Smuzhiyun { "spi_davinci.1", "tx", EDMA_FILTER_PARAM(0, 14) },
242*4882a593Smuzhiyun { "spi_davinci.1", "rx", EDMA_FILTER_PARAM(0, 15) },
243*4882a593Smuzhiyun { "spi_davinci.0", "tx", EDMA_FILTER_PARAM(0, 16) },
244*4882a593Smuzhiyun { "spi_davinci.0", "rx", EDMA_FILTER_PARAM(0, 17) },
245*4882a593Smuzhiyun { "dm6441-mmc.0", "rx", EDMA_FILTER_PARAM(0, 26) },
246*4882a593Smuzhiyun { "dm6441-mmc.0", "tx", EDMA_FILTER_PARAM(0, 27) },
247*4882a593Smuzhiyun { "dm6441-mmc.1", "rx", EDMA_FILTER_PARAM(0, 30) },
248*4882a593Smuzhiyun { "dm6441-mmc.1", "tx", EDMA_FILTER_PARAM(0, 31) },
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct edma_soc_info dm355_edma_pdata = {
252*4882a593Smuzhiyun .queue_priority_mapping = queue_priority_mapping,
253*4882a593Smuzhiyun .default_queue = EVENTQ_1,
254*4882a593Smuzhiyun .slave_map = dm355_edma_map,
255*4882a593Smuzhiyun .slavecnt = ARRAY_SIZE(dm355_edma_map),
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static struct resource edma_resources[] = {
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun .name = "edma3_cc",
261*4882a593Smuzhiyun .start = 0x01c00000,
262*4882a593Smuzhiyun .end = 0x01c00000 + SZ_64K - 1,
263*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun .name = "edma3_tc0",
267*4882a593Smuzhiyun .start = 0x01c10000,
268*4882a593Smuzhiyun .end = 0x01c10000 + SZ_1K - 1,
269*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun .name = "edma3_tc1",
273*4882a593Smuzhiyun .start = 0x01c10400,
274*4882a593Smuzhiyun .end = 0x01c10400 + SZ_1K - 1,
275*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun .name = "edma3_ccint",
279*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_CCINT0),
280*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
281*4882a593Smuzhiyun },
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun .name = "edma3_ccerrint",
284*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_CCERRINT),
285*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun /* not using (or muxing) TC*_ERR */
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static const struct platform_device_info dm355_edma_device __initconst = {
291*4882a593Smuzhiyun .name = "edma",
292*4882a593Smuzhiyun .id = 0,
293*4882a593Smuzhiyun .dma_mask = DMA_BIT_MASK(32),
294*4882a593Smuzhiyun .res = edma_resources,
295*4882a593Smuzhiyun .num_res = ARRAY_SIZE(edma_resources),
296*4882a593Smuzhiyun .data = &dm355_edma_pdata,
297*4882a593Smuzhiyun .size_data = sizeof(dm355_edma_pdata),
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static struct resource dm355_asp1_resources[] = {
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun .name = "mpu",
303*4882a593Smuzhiyun .start = DAVINCI_ASP1_BASE,
304*4882a593Smuzhiyun .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
305*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
306*4882a593Smuzhiyun },
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun .start = DAVINCI_DMA_ASP1_TX,
309*4882a593Smuzhiyun .end = DAVINCI_DMA_ASP1_TX,
310*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun .start = DAVINCI_DMA_ASP1_RX,
314*4882a593Smuzhiyun .end = DAVINCI_DMA_ASP1_RX,
315*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static struct platform_device dm355_asp1_device = {
320*4882a593Smuzhiyun .name = "davinci-mcbsp",
321*4882a593Smuzhiyun .id = 1,
322*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_asp1_resources),
323*4882a593Smuzhiyun .resource = dm355_asp1_resources,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
dm355_ccdc_setup_pinmux(void)326*4882a593Smuzhiyun static void dm355_ccdc_setup_pinmux(void)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_PCLK);
329*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_CAM_WEN);
330*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_CAM_VD);
331*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_CAM_HD);
332*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_YIN_EN);
333*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_CINL_EN);
334*4882a593Smuzhiyun davinci_cfg_reg(DM355_VIN_CINH_EN);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static struct resource dm355_vpss_resources[] = {
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun /* VPSS BL Base address */
340*4882a593Smuzhiyun .name = "vpss",
341*4882a593Smuzhiyun .start = 0x01c70800,
342*4882a593Smuzhiyun .end = 0x01c70800 + 0xff,
343*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
344*4882a593Smuzhiyun },
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun /* VPSS CLK Base address */
347*4882a593Smuzhiyun .name = "vpss",
348*4882a593Smuzhiyun .start = 0x01c70000,
349*4882a593Smuzhiyun .end = 0x01c70000 + 0xf,
350*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
351*4882a593Smuzhiyun },
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static struct platform_device dm355_vpss_device = {
355*4882a593Smuzhiyun .name = "vpss",
356*4882a593Smuzhiyun .id = -1,
357*4882a593Smuzhiyun .dev.platform_data = "dm355_vpss",
358*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_vpss_resources),
359*4882a593Smuzhiyun .resource = dm355_vpss_resources,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct resource vpfe_resources[] = {
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VDINT0),
365*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VDINT0),
366*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VDINT1),
370*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VDINT1),
371*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
376*4882a593Smuzhiyun static struct resource dm355_ccdc_resource[] = {
377*4882a593Smuzhiyun /* CCDC Base address */
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
380*4882a593Smuzhiyun .start = 0x01c70600,
381*4882a593Smuzhiyun .end = 0x01c70600 + 0x1ff,
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun static struct platform_device dm355_ccdc_dev = {
385*4882a593Smuzhiyun .name = "dm355_ccdc",
386*4882a593Smuzhiyun .id = -1,
387*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_ccdc_resource),
388*4882a593Smuzhiyun .resource = dm355_ccdc_resource,
389*4882a593Smuzhiyun .dev = {
390*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
391*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
392*4882a593Smuzhiyun .platform_data = dm355_ccdc_setup_pinmux,
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static struct platform_device vpfe_capture_dev = {
397*4882a593Smuzhiyun .name = CAPTURE_DRV_NAME,
398*4882a593Smuzhiyun .id = -1,
399*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(vpfe_resources),
400*4882a593Smuzhiyun .resource = vpfe_resources,
401*4882a593Smuzhiyun .dev = {
402*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
403*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
404*4882a593Smuzhiyun },
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static struct resource dm355_osd_resources[] = {
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun .start = DM355_OSD_BASE,
410*4882a593Smuzhiyun .end = DM355_OSD_BASE + 0x17f,
411*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static struct platform_device dm355_osd_dev = {
416*4882a593Smuzhiyun .name = DM355_VPBE_OSD_SUBDEV_NAME,
417*4882a593Smuzhiyun .id = -1,
418*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_osd_resources),
419*4882a593Smuzhiyun .resource = dm355_osd_resources,
420*4882a593Smuzhiyun .dev = {
421*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
422*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
423*4882a593Smuzhiyun },
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static struct resource dm355_venc_resources[] = {
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
429*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
430*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
431*4882a593Smuzhiyun },
432*4882a593Smuzhiyun /* venc registers io space */
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun .start = DM355_VENC_BASE,
435*4882a593Smuzhiyun .end = DM355_VENC_BASE + 0x17f,
436*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
437*4882a593Smuzhiyun },
438*4882a593Smuzhiyun /* VDAC config register io space */
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
441*4882a593Smuzhiyun .end = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
442*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
443*4882a593Smuzhiyun },
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static struct resource dm355_v4l2_disp_resources[] = {
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
449*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
450*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
451*4882a593Smuzhiyun },
452*4882a593Smuzhiyun /* venc registers io space */
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun .start = DM355_VENC_BASE,
455*4882a593Smuzhiyun .end = DM355_VENC_BASE + 0x17f,
456*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
457*4882a593Smuzhiyun },
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
dm355_vpbe_setup_pinmux(u32 if_type,int field)460*4882a593Smuzhiyun static int dm355_vpbe_setup_pinmux(u32 if_type, int field)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun switch (if_type) {
463*4882a593Smuzhiyun case MEDIA_BUS_FMT_SGRBG8_1X8:
464*4882a593Smuzhiyun davinci_cfg_reg(DM355_VOUT_FIELD_G70);
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV10_1X20:
467*4882a593Smuzhiyun if (field)
468*4882a593Smuzhiyun davinci_cfg_reg(DM355_VOUT_FIELD);
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun davinci_cfg_reg(DM355_VOUT_FIELD_G70);
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun default:
473*4882a593Smuzhiyun return -EINVAL;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun davinci_cfg_reg(DM355_VOUT_COUTL_EN);
477*4882a593Smuzhiyun davinci_cfg_reg(DM355_VOUT_COUTH_EN);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
dm355_venc_setup_clock(enum vpbe_enc_timings_type type,unsigned int pclock)482*4882a593Smuzhiyun static int dm355_venc_setup_clock(enum vpbe_enc_timings_type type,
483*4882a593Smuzhiyun unsigned int pclock)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun void __iomem *vpss_clk_ctrl_reg;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun vpss_clk_ctrl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun switch (type) {
490*4882a593Smuzhiyun case VPBE_ENC_STD:
491*4882a593Smuzhiyun writel(VPSS_DACCLKEN_ENABLE | VPSS_VENCCLKEN_ENABLE,
492*4882a593Smuzhiyun vpss_clk_ctrl_reg);
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun case VPBE_ENC_DV_TIMINGS:
495*4882a593Smuzhiyun if (pclock > 27000000)
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * For HD, use external clock source since we cannot
498*4882a593Smuzhiyun * support HD mode with internal clocks.
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun writel(VPSS_MUXSEL_EXTCLK_ENABLE, vpss_clk_ctrl_reg);
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun default:
503*4882a593Smuzhiyun return -EINVAL;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static struct platform_device dm355_vpbe_display = {
510*4882a593Smuzhiyun .name = "vpbe-v4l2",
511*4882a593Smuzhiyun .id = -1,
512*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_v4l2_disp_resources),
513*4882a593Smuzhiyun .resource = dm355_v4l2_disp_resources,
514*4882a593Smuzhiyun .dev = {
515*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
516*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
517*4882a593Smuzhiyun },
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static struct venc_platform_data dm355_venc_pdata = {
521*4882a593Smuzhiyun .setup_pinmux = dm355_vpbe_setup_pinmux,
522*4882a593Smuzhiyun .setup_clock = dm355_venc_setup_clock,
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static struct platform_device dm355_venc_dev = {
526*4882a593Smuzhiyun .name = DM355_VPBE_VENC_SUBDEV_NAME,
527*4882a593Smuzhiyun .id = -1,
528*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_venc_resources),
529*4882a593Smuzhiyun .resource = dm355_venc_resources,
530*4882a593Smuzhiyun .dev = {
531*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
532*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
533*4882a593Smuzhiyun .platform_data = (void *)&dm355_venc_pdata,
534*4882a593Smuzhiyun },
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static struct platform_device dm355_vpbe_dev = {
538*4882a593Smuzhiyun .name = "vpbe_controller",
539*4882a593Smuzhiyun .id = -1,
540*4882a593Smuzhiyun .dev = {
541*4882a593Smuzhiyun .dma_mask = &vpfe_capture_dma_mask,
542*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
543*4882a593Smuzhiyun },
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static struct resource dm355_gpio_resources[] = {
547*4882a593Smuzhiyun { /* registers */
548*4882a593Smuzhiyun .start = DAVINCI_GPIO_BASE,
549*4882a593Smuzhiyun .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
550*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
551*4882a593Smuzhiyun },
552*4882a593Smuzhiyun { /* interrupt */
553*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK0),
554*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK0),
555*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
556*4882a593Smuzhiyun },
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK1),
559*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK1),
560*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK2),
564*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK2),
565*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
566*4882a593Smuzhiyun },
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK3),
569*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK3),
570*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
571*4882a593Smuzhiyun },
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK4),
574*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK4),
575*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK5),
579*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK5),
580*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
581*4882a593Smuzhiyun },
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun .start = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK6),
584*4882a593Smuzhiyun .end = DAVINCI_INTC_IRQ(IRQ_DM355_GPIOBNK6),
585*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
586*4882a593Smuzhiyun },
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static struct davinci_gpio_platform_data dm355_gpio_platform_data = {
590*4882a593Smuzhiyun .no_auto_base = true,
591*4882a593Smuzhiyun .base = 0,
592*4882a593Smuzhiyun .ngpio = 104,
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
dm355_gpio_register(void)595*4882a593Smuzhiyun int __init dm355_gpio_register(void)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun return davinci_gpio_register(dm355_gpio_resources,
598*4882a593Smuzhiyun ARRAY_SIZE(dm355_gpio_resources),
599*4882a593Smuzhiyun &dm355_gpio_platform_data);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static struct map_desc dm355_io_desc[] = {
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun .virtual = IO_VIRT,
606*4882a593Smuzhiyun .pfn = __phys_to_pfn(IO_PHYS),
607*4882a593Smuzhiyun .length = IO_SIZE,
608*4882a593Smuzhiyun .type = MT_DEVICE
609*4882a593Smuzhiyun },
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Contents of JTAG ID register used to identify exact cpu type */
613*4882a593Smuzhiyun static struct davinci_id dm355_ids[] = {
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun .variant = 0x0,
616*4882a593Smuzhiyun .part_no = 0xb73b,
617*4882a593Smuzhiyun .manufacturer = 0x00f,
618*4882a593Smuzhiyun .cpu_id = DAVINCI_CPU_ID_DM355,
619*4882a593Smuzhiyun .name = "dm355",
620*4882a593Smuzhiyun },
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun * Bottom half of timer0 is used for clockevent, top half is used for
625*4882a593Smuzhiyun * clocksource.
626*4882a593Smuzhiyun */
627*4882a593Smuzhiyun static const struct davinci_timer_cfg dm355_timer_cfg = {
628*4882a593Smuzhiyun .reg = DEFINE_RES_IO(DAVINCI_TIMER0_BASE, SZ_4K),
629*4882a593Smuzhiyun .irq = {
630*4882a593Smuzhiyun DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT12)),
631*4882a593Smuzhiyun DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT34)),
632*4882a593Smuzhiyun },
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun static struct plat_serial8250_port dm355_serial0_platform_data[] = {
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun .mapbase = DAVINCI_UART0_BASE,
638*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT0),
639*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
640*4882a593Smuzhiyun UPF_IOREMAP,
641*4882a593Smuzhiyun .iotype = UPIO_MEM,
642*4882a593Smuzhiyun .regshift = 2,
643*4882a593Smuzhiyun },
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun .flags = 0,
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun static struct plat_serial8250_port dm355_serial1_platform_data[] = {
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun .mapbase = DAVINCI_UART1_BASE,
651*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT1),
652*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
653*4882a593Smuzhiyun UPF_IOREMAP,
654*4882a593Smuzhiyun .iotype = UPIO_MEM,
655*4882a593Smuzhiyun .regshift = 2,
656*4882a593Smuzhiyun },
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun .flags = 0,
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun static struct plat_serial8250_port dm355_serial2_platform_data[] = {
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun .mapbase = DM355_UART2_BASE,
664*4882a593Smuzhiyun .irq = DAVINCI_INTC_IRQ(IRQ_DM355_UARTINT2),
665*4882a593Smuzhiyun .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
666*4882a593Smuzhiyun UPF_IOREMAP,
667*4882a593Smuzhiyun .iotype = UPIO_MEM,
668*4882a593Smuzhiyun .regshift = 2,
669*4882a593Smuzhiyun },
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun .flags = 0,
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun struct platform_device dm355_serial_device[] = {
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun .name = "serial8250",
678*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM,
679*4882a593Smuzhiyun .dev = {
680*4882a593Smuzhiyun .platform_data = dm355_serial0_platform_data,
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun },
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun .name = "serial8250",
685*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM1,
686*4882a593Smuzhiyun .dev = {
687*4882a593Smuzhiyun .platform_data = dm355_serial1_platform_data,
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun },
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun .name = "serial8250",
692*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM2,
693*4882a593Smuzhiyun .dev = {
694*4882a593Smuzhiyun .platform_data = dm355_serial2_platform_data,
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun },
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun static const struct davinci_soc_info davinci_soc_info_dm355 = {
702*4882a593Smuzhiyun .io_desc = dm355_io_desc,
703*4882a593Smuzhiyun .io_desc_num = ARRAY_SIZE(dm355_io_desc),
704*4882a593Smuzhiyun .jtag_id_reg = 0x01c40028,
705*4882a593Smuzhiyun .ids = dm355_ids,
706*4882a593Smuzhiyun .ids_num = ARRAY_SIZE(dm355_ids),
707*4882a593Smuzhiyun .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
708*4882a593Smuzhiyun .pinmux_pins = dm355_pins,
709*4882a593Smuzhiyun .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
710*4882a593Smuzhiyun .sram_dma = 0x00010000,
711*4882a593Smuzhiyun .sram_len = SZ_32K,
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
dm355_init_asp1(u32 evt_enable)714*4882a593Smuzhiyun void __init dm355_init_asp1(u32 evt_enable)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun /* we don't use ASP1 IRQs, or we'd need to mux them ... */
717*4882a593Smuzhiyun if (evt_enable & ASP1_TX_EVT_EN)
718*4882a593Smuzhiyun davinci_cfg_reg(DM355_EVT8_ASP1_TX);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (evt_enable & ASP1_RX_EVT_EN)
721*4882a593Smuzhiyun davinci_cfg_reg(DM355_EVT9_ASP1_RX);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun platform_device_register(&dm355_asp1_device);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
dm355_init(void)726*4882a593Smuzhiyun void __init dm355_init(void)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun davinci_common_init(&davinci_soc_info_dm355);
729*4882a593Smuzhiyun davinci_map_sysmod();
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
dm355_init_time(void)732*4882a593Smuzhiyun void __init dm355_init_time(void)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun void __iomem *pll1, *psc;
735*4882a593Smuzhiyun struct clk *clk;
736*4882a593Smuzhiyun int rv;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DM355_REF_FREQ);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun pll1 = ioremap(DAVINCI_PLL1_BASE, SZ_1K);
741*4882a593Smuzhiyun dm355_pll1_init(NULL, pll1, NULL);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun psc = ioremap(DAVINCI_PWR_SLEEP_CNTRL_BASE, SZ_4K);
744*4882a593Smuzhiyun dm355_psc_init(NULL, psc);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun clk = clk_get(NULL, "timer0");
747*4882a593Smuzhiyun if (WARN_ON(IS_ERR(clk))) {
748*4882a593Smuzhiyun pr_err("Unable to get the timer clock\n");
749*4882a593Smuzhiyun return;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun rv = davinci_timer_register(clk, &dm355_timer_cfg);
753*4882a593Smuzhiyun WARN(rv, "Unable to register the timer: %d\n", rv);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun static struct resource dm355_pll2_resources[] = {
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun .start = DAVINCI_PLL2_BASE,
759*4882a593Smuzhiyun .end = DAVINCI_PLL2_BASE + SZ_1K - 1,
760*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
761*4882a593Smuzhiyun },
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static struct platform_device dm355_pll2_device = {
765*4882a593Smuzhiyun .name = "dm355-pll2",
766*4882a593Smuzhiyun .id = -1,
767*4882a593Smuzhiyun .resource = dm355_pll2_resources,
768*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(dm355_pll2_resources),
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun
dm355_register_clocks(void)771*4882a593Smuzhiyun void __init dm355_register_clocks(void)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun /* PLL1 and PSC are registered in dm355_init_time() */
774*4882a593Smuzhiyun platform_device_register(&dm355_pll2_device);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
dm355_init_video(struct vpfe_config * vpfe_cfg,struct vpbe_config * vpbe_cfg)777*4882a593Smuzhiyun int __init dm355_init_video(struct vpfe_config *vpfe_cfg,
778*4882a593Smuzhiyun struct vpbe_config *vpbe_cfg)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun if (vpfe_cfg || vpbe_cfg)
781*4882a593Smuzhiyun platform_device_register(&dm355_vpss_device);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (vpfe_cfg) {
784*4882a593Smuzhiyun vpfe_capture_dev.dev.platform_data = vpfe_cfg;
785*4882a593Smuzhiyun platform_device_register(&dm355_ccdc_dev);
786*4882a593Smuzhiyun platform_device_register(&vpfe_capture_dev);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (vpbe_cfg) {
790*4882a593Smuzhiyun dm355_vpbe_dev.dev.platform_data = vpbe_cfg;
791*4882a593Smuzhiyun platform_device_register(&dm355_osd_dev);
792*4882a593Smuzhiyun platform_device_register(&dm355_venc_dev);
793*4882a593Smuzhiyun platform_device_register(&dm355_vpbe_dev);
794*4882a593Smuzhiyun platform_device_register(&dm355_vpbe_display);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const struct davinci_aintc_config dm355_aintc_config = {
801*4882a593Smuzhiyun .reg = {
802*4882a593Smuzhiyun .start = DAVINCI_ARM_INTC_BASE,
803*4882a593Smuzhiyun .end = DAVINCI_ARM_INTC_BASE + SZ_4K - 1,
804*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
805*4882a593Smuzhiyun },
806*4882a593Smuzhiyun .num_irqs = 64,
807*4882a593Smuzhiyun .prios = dm355_default_priorities,
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
dm355_init_irq(void)810*4882a593Smuzhiyun void __init dm355_init_irq(void)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun davinci_aintc_init(&dm355_aintc_config);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
dm355_init_devices(void)815*4882a593Smuzhiyun static int __init dm355_init_devices(void)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct platform_device *edma_pdev;
818*4882a593Smuzhiyun int ret = 0;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun if (!cpu_is_davinci_dm355())
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun davinci_cfg_reg(DM355_INT_EDMA_CC);
824*4882a593Smuzhiyun edma_pdev = platform_device_register_full(&dm355_edma_device);
825*4882a593Smuzhiyun if (IS_ERR(edma_pdev)) {
826*4882a593Smuzhiyun pr_warn("%s: Failed to register eDMA\n", __func__);
827*4882a593Smuzhiyun return PTR_ERR(edma_pdev);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun ret = davinci_init_wdt();
831*4882a593Smuzhiyun if (ret)
832*4882a593Smuzhiyun pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return ret;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun postcore_initcall(dm355_init_devices);
837