xref: /OK3568_Linux_fs/kernel/arch/arm/mach-davinci/da850.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TI DA850/OMAP-L138 chip specific setup
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments Incorporated - https://www.ti.com/
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Derived from: arch/arm/mach-davinci/da830.c
7*4882a593Smuzhiyun  * Original Copyrights follow:
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * 2009 (c) MontaVista Software, Inc. This file is licensed under
10*4882a593Smuzhiyun  * the terms of the GNU General Public License version 2. This program
11*4882a593Smuzhiyun  * is licensed "as is" without any warranty of any kind, whether express
12*4882a593Smuzhiyun  * or implied.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/clk/davinci.h>
17*4882a593Smuzhiyun #include <linux/clkdev.h>
18*4882a593Smuzhiyun #include <linux/cpufreq.h>
19*4882a593Smuzhiyun #include <linux/gpio.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-cp-intc.h>
23*4882a593Smuzhiyun #include <linux/mfd/da8xx-cfgchip.h>
24*4882a593Smuzhiyun #include <linux/platform_data/clk-da8xx-cfgchip.h>
25*4882a593Smuzhiyun #include <linux/platform_data/clk-davinci-pll.h>
26*4882a593Smuzhiyun #include <linux/platform_data/davinci-cpufreq.h>
27*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/regmap.h>
30*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <asm/mach/map.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <mach/common.h>
35*4882a593Smuzhiyun #include <mach/cputype.h>
36*4882a593Smuzhiyun #include <mach/da8xx.h>
37*4882a593Smuzhiyun #include <mach/pm.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #include "irqs.h"
42*4882a593Smuzhiyun #include "mux.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DA850_PLL1_BASE		0x01e1a000
45*4882a593Smuzhiyun #define DA850_TIMER64P2_BASE	0x01f0c000
46*4882a593Smuzhiyun #define DA850_TIMER64P3_BASE	0x01f0d000
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DA850_REF_FREQ		24000000
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * Device specific mux setup
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  *		soc	description	mux	mode	mode	mux	dbg
54*4882a593Smuzhiyun  *					reg	offset	mask	mode
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun static const struct mux_config da850_pins[] = {
57*4882a593Smuzhiyun #ifdef CONFIG_DAVINCI_MUX
58*4882a593Smuzhiyun 	/* UART0 function */
59*4882a593Smuzhiyun 	MUX_CFG(DA850, NUART0_CTS,	3,	24,	15,	2,	false)
60*4882a593Smuzhiyun 	MUX_CFG(DA850, NUART0_RTS,	3,	28,	15,	2,	false)
61*4882a593Smuzhiyun 	MUX_CFG(DA850, UART0_RXD,	3,	16,	15,	2,	false)
62*4882a593Smuzhiyun 	MUX_CFG(DA850, UART0_TXD,	3,	20,	15,	2,	false)
63*4882a593Smuzhiyun 	/* UART1 function */
64*4882a593Smuzhiyun 	MUX_CFG(DA850, UART1_RXD,	4,	24,	15,	2,	false)
65*4882a593Smuzhiyun 	MUX_CFG(DA850, UART1_TXD,	4,	28,	15,	2,	false)
66*4882a593Smuzhiyun 	/* UART2 function */
67*4882a593Smuzhiyun 	MUX_CFG(DA850, UART2_RXD,	4,	16,	15,	2,	false)
68*4882a593Smuzhiyun 	MUX_CFG(DA850, UART2_TXD,	4,	20,	15,	2,	false)
69*4882a593Smuzhiyun 	/* I2C1 function */
70*4882a593Smuzhiyun 	MUX_CFG(DA850, I2C1_SCL,	4,	16,	15,	4,	false)
71*4882a593Smuzhiyun 	MUX_CFG(DA850, I2C1_SDA,	4,	20,	15,	4,	false)
72*4882a593Smuzhiyun 	/* I2C0 function */
73*4882a593Smuzhiyun 	MUX_CFG(DA850, I2C0_SDA,	4,	12,	15,	2,	false)
74*4882a593Smuzhiyun 	MUX_CFG(DA850, I2C0_SCL,	4,	8,	15,	2,	false)
75*4882a593Smuzhiyun 	/* EMAC function */
76*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_TXEN,	2,	4,	15,	8,	false)
77*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_TXCLK,	2,	8,	15,	8,	false)
78*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_COL,		2,	12,	15,	8,	false)
79*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_TXD_3,	2,	16,	15,	8,	false)
80*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_TXD_2,	2,	20,	15,	8,	false)
81*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_TXD_1,	2,	24,	15,	8,	false)
82*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_TXD_0,	2,	28,	15,	8,	false)
83*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXCLK,	3,	0,	15,	8,	false)
84*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXDV,	3,	4,	15,	8,	false)
85*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXER,	3,	8,	15,	8,	false)
86*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_CRS,		3,	12,	15,	8,	false)
87*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXD_3,	3,	16,	15,	8,	false)
88*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXD_2,	3,	20,	15,	8,	false)
89*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXD_1,	3,	24,	15,	8,	false)
90*4882a593Smuzhiyun 	MUX_CFG(DA850, MII_RXD_0,	3,	28,	15,	8,	false)
91*4882a593Smuzhiyun 	MUX_CFG(DA850, MDIO_CLK,	4,	0,	15,	8,	false)
92*4882a593Smuzhiyun 	MUX_CFG(DA850, MDIO_D,		4,	4,	15,	8,	false)
93*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_TXD_0,	14,	12,	15,	8,	false)
94*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_TXD_1,	14,	8,	15,	8,	false)
95*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_TXEN,	14,	16,	15,	8,	false)
96*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_CRS_DV,	15,	4,	15,	8,	false)
97*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_RXD_0,	14,	24,	15,	8,	false)
98*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_RXD_1,	14,	20,	15,	8,	false)
99*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_RXER,	14,	28,	15,	8,	false)
100*4882a593Smuzhiyun 	MUX_CFG(DA850, RMII_MHZ_50_CLK,	15,	0,	15,	0,	false)
101*4882a593Smuzhiyun 	/* McASP function */
102*4882a593Smuzhiyun 	MUX_CFG(DA850,	ACLKR,		0,	0,	15,	1,	false)
103*4882a593Smuzhiyun 	MUX_CFG(DA850,	ACLKX,		0,	4,	15,	1,	false)
104*4882a593Smuzhiyun 	MUX_CFG(DA850,	AFSR,		0,	8,	15,	1,	false)
105*4882a593Smuzhiyun 	MUX_CFG(DA850,	AFSX,		0,	12,	15,	1,	false)
106*4882a593Smuzhiyun 	MUX_CFG(DA850,	AHCLKR,		0,	16,	15,	1,	false)
107*4882a593Smuzhiyun 	MUX_CFG(DA850,	AHCLKX,		0,	20,	15,	1,	false)
108*4882a593Smuzhiyun 	MUX_CFG(DA850,	AMUTE,		0,	24,	15,	1,	false)
109*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_15,		1,	0,	15,	1,	false)
110*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_14,		1,	4,	15,	1,	false)
111*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_13,		1,	8,	15,	1,	false)
112*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_12,		1,	12,	15,	1,	false)
113*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_11,		1,	16,	15,	1,	false)
114*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_10,		1,	20,	15,	1,	false)
115*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_9,		1,	24,	15,	1,	false)
116*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_8,		1,	28,	15,	1,	false)
117*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_7,		2,	0,	15,	1,	false)
118*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_6,		2,	4,	15,	1,	false)
119*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_5,		2,	8,	15,	1,	false)
120*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_4,		2,	12,	15,	1,	false)
121*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_3,		2,	16,	15,	1,	false)
122*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_2,		2,	20,	15,	1,	false)
123*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_1,		2,	24,	15,	1,	false)
124*4882a593Smuzhiyun 	MUX_CFG(DA850,	AXR_0,		2,	28,	15,	1,	false)
125*4882a593Smuzhiyun 	/* LCD function */
126*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_7,		16,	8,	15,	2,	false)
127*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_6,		16,	12,	15,	2,	false)
128*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_5,		16,	16,	15,	2,	false)
129*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_4,		16,	20,	15,	2,	false)
130*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_3,		16,	24,	15,	2,	false)
131*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_2,		16,	28,	15,	2,	false)
132*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_1,		17,	0,	15,	2,	false)
133*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_0,		17,	4,	15,	2,	false)
134*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_15,	17,	8,	15,	2,	false)
135*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_14,	17,	12,	15,	2,	false)
136*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_13,	17,	16,	15,	2,	false)
137*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_12,	17,	20,	15,	2,	false)
138*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_11,	17,	24,	15,	2,	false)
139*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_10,	17,	28,	15,	2,	false)
140*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_9,		18,	0,	15,	2,	false)
141*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_D_8,		18,	4,	15,	2,	false)
142*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_PCLK,	18,	24,	15,	2,	false)
143*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_HSYNC,	19,	0,	15,	2,	false)
144*4882a593Smuzhiyun 	MUX_CFG(DA850, LCD_VSYNC,	19,	4,	15,	2,	false)
145*4882a593Smuzhiyun 	MUX_CFG(DA850, NLCD_AC_ENB_CS,	19,	24,	15,	2,	false)
146*4882a593Smuzhiyun 	/* MMC/SD0 function */
147*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD0_DAT_0,	10,	8,	15,	2,	false)
148*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD0_DAT_1,	10,	12,	15,	2,	false)
149*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD0_DAT_2,	10,	16,	15,	2,	false)
150*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD0_DAT_3,	10,	20,	15,	2,	false)
151*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD0_CLK,	10,	0,	15,	2,	false)
152*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD0_CMD,	10,	4,	15,	2,	false)
153*4882a593Smuzhiyun 	/* MMC/SD1 function */
154*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD1_DAT_0,	18,	8,	15,	2,	false)
155*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD1_DAT_1,	19,	16,	15,	2,	false)
156*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD1_DAT_2,	19,	12,	15,	2,	false)
157*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD1_DAT_3,	19,	8,	15,	2,	false)
158*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD1_CLK,	18,	12,	15,	2,	false)
159*4882a593Smuzhiyun 	MUX_CFG(DA850, MMCSD1_CMD,	18,	16,	15,	2,	false)
160*4882a593Smuzhiyun 	/* EMIF2.5/EMIFA function */
161*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_7,		9,	0,	15,	1,	false)
162*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_6,		9,	4,	15,	1,	false)
163*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_5,		9,	8,	15,	1,	false)
164*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_4,		9,	12,	15,	1,	false)
165*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_3,		9,	16,	15,	1,	false)
166*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_2,		9,	20,	15,	1,	false)
167*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_1,		9,	24,	15,	1,	false)
168*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_0,		9,	28,	15,	1,	false)
169*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_1,		12,	24,	15,	1,	false)
170*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_2,		12,	20,	15,	1,	false)
171*4882a593Smuzhiyun 	MUX_CFG(DA850, NEMA_CS_3,	7,	4,	15,	1,	false)
172*4882a593Smuzhiyun 	MUX_CFG(DA850, NEMA_CS_4,	7,	8,	15,	1,	false)
173*4882a593Smuzhiyun 	MUX_CFG(DA850, NEMA_WE,		7,	16,	15,	1,	false)
174*4882a593Smuzhiyun 	MUX_CFG(DA850, NEMA_OE,		7,	20,	15,	1,	false)
175*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_0,		12,	28,	15,	1,	false)
176*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_3,		12,	16,	15,	1,	false)
177*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_4,		12,	12,	15,	1,	false)
178*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_5,		12,	8,	15,	1,	false)
179*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_6,		12,	4,	15,	1,	false)
180*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_7,		12,	0,	15,	1,	false)
181*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_8,		11,	28,	15,	1,	false)
182*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_9,		11,	24,	15,	1,	false)
183*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_10,	11,	20,	15,	1,	false)
184*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_11,	11,	16,	15,	1,	false)
185*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_12,	11,	12,	15,	1,	false)
186*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_13,	11,	8,	15,	1,	false)
187*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_14,	11,	4,	15,	1,	false)
188*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_15,	11,	0,	15,	1,	false)
189*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_16,	10,	28,	15,	1,	false)
190*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_17,	10,	24,	15,	1,	false)
191*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_18,	10,	20,	15,	1,	false)
192*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_19,	10,	16,	15,	1,	false)
193*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_20,	10,	12,	15,	1,	false)
194*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_21,	10,	8,	15,	1,	false)
195*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_22,	10,	4,	15,	1,	false)
196*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_A_23,	10,	0,	15,	1,	false)
197*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_8,		8,	28,	15,	1,	false)
198*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_9,		8,	24,	15,	1,	false)
199*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_10,	8,	20,	15,	1,	false)
200*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_11,	8,	16,	15,	1,	false)
201*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_12,	8,	12,	15,	1,	false)
202*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_13,	8,	8,	15,	1,	false)
203*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_14,	8,	4,	15,	1,	false)
204*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_D_15,	8,	0,	15,	1,	false)
205*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_BA_1,	5,	24,	15,	1,	false)
206*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_CLK,		6,	0,	15,	1,	false)
207*4882a593Smuzhiyun 	MUX_CFG(DA850, EMA_WAIT_1,	6,	24,	15,	1,	false)
208*4882a593Smuzhiyun 	MUX_CFG(DA850, NEMA_CS_2,	7,	0,	15,	1,	false)
209*4882a593Smuzhiyun 	/* GPIO function */
210*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO2_4,		6,	12,	15,	8,	false)
211*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO2_6,		6,	4,	15,	8,	false)
212*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO2_8,		5,	28,	15,	8,	false)
213*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO2_15,	5,	0,	15,	8,	false)
214*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO3_12,	7,	12,	15,	8,	false)
215*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO3_13,	7,	8,	15,	8,	false)
216*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO4_0,		10,	28,	15,	8,	false)
217*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO4_1,		10,	24,	15,	8,	false)
218*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO6_9,		13,	24,	15,	8,	false)
219*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO6_10,	13,	20,	15,	8,	false)
220*4882a593Smuzhiyun 	MUX_CFG(DA850, GPIO6_13,	13,	8,	15,	8,	false)
221*4882a593Smuzhiyun 	MUX_CFG(DA850, RTC_ALARM,	0,	28,	15,	2,	false)
222*4882a593Smuzhiyun 	/* VPIF Capture */
223*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN0,	15,	4,	15,	1,	false)
224*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN1,	15,	0,	15,	1,	false)
225*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN2,	14,	28,	15,	1,	false)
226*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN3,	14,	24,	15,	1,	false)
227*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN4,	14,	20,	15,	1,	false)
228*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN5,	14,	16,	15,	1,	false)
229*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN6,	14,	12,	15,	1,	false)
230*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN7,	14,	8,	15,	1,	false)
231*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN8,	16,	4,	15,	1,	false)
232*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN9,	16,	0,	15,	1,	false)
233*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN10,	15,	28,	15,	1,	false)
234*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN11,	15,	24,	15,	1,	false)
235*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN12,	15,	20,	15,	1,	false)
236*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN13,	15,	16,	15,	1,	false)
237*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN14,	15,	12,	15,	1,	false)
238*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DIN15,	15,	8,	15,	1,	false)
239*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_CLKIN0,	14,	0,	15,	1,	false)
240*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_CLKIN1,	14,	4,	15,	1,	false)
241*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_CLKIN2,	19,	8,	15,	1,	false)
242*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_CLKIN3,	19,	16,	15,	1,	false)
243*4882a593Smuzhiyun 	/* VPIF Display */
244*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT0,	17,	4,	15,	1,	false)
245*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT1,	17,	0,	15,	1,	false)
246*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT2,	16,	28,	15,	1,	false)
247*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT3,	16,	24,	15,	1,	false)
248*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT4,	16,	20,	15,	1,	false)
249*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT5,	16,	16,	15,	1,	false)
250*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT6,	16,	12,	15,	1,	false)
251*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT7,	16,	8,	15,	1,	false)
252*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT8,	18,	4,	15,	1,	false)
253*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT9,	18,	0,	15,	1,	false)
254*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT10,	17,	28,	15,	1,	false)
255*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT11,	17,	24,	15,	1,	false)
256*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT12,	17,	20,	15,	1,	false)
257*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT13,	17,	16,	15,	1,	false)
258*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT14,	17,	12,	15,	1,	false)
259*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_DOUT15,	17,	8,	15,	1,	false)
260*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_CLKO2,	19,	12,	15,	1,	false)
261*4882a593Smuzhiyun 	MUX_CFG(DA850, VPIF_CLKO3,	19,	20,	15,	1,	false)
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun const short da850_i2c0_pins[] __initconst = {
266*4882a593Smuzhiyun 	DA850_I2C0_SDA, DA850_I2C0_SCL,
267*4882a593Smuzhiyun 	-1
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun const short da850_i2c1_pins[] __initconst = {
271*4882a593Smuzhiyun 	DA850_I2C1_SCL, DA850_I2C1_SDA,
272*4882a593Smuzhiyun 	-1
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun const short da850_lcdcntl_pins[] __initconst = {
276*4882a593Smuzhiyun 	DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
277*4882a593Smuzhiyun 	DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
278*4882a593Smuzhiyun 	DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
279*4882a593Smuzhiyun 	DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
280*4882a593Smuzhiyun 	DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
281*4882a593Smuzhiyun 	-1
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun const short da850_vpif_capture_pins[] __initconst = {
285*4882a593Smuzhiyun 	DA850_VPIF_DIN0, DA850_VPIF_DIN1, DA850_VPIF_DIN2, DA850_VPIF_DIN3,
286*4882a593Smuzhiyun 	DA850_VPIF_DIN4, DA850_VPIF_DIN5, DA850_VPIF_DIN6, DA850_VPIF_DIN7,
287*4882a593Smuzhiyun 	DA850_VPIF_DIN8, DA850_VPIF_DIN9, DA850_VPIF_DIN10, DA850_VPIF_DIN11,
288*4882a593Smuzhiyun 	DA850_VPIF_DIN12, DA850_VPIF_DIN13, DA850_VPIF_DIN14, DA850_VPIF_DIN15,
289*4882a593Smuzhiyun 	DA850_VPIF_CLKIN0, DA850_VPIF_CLKIN1, DA850_VPIF_CLKIN2,
290*4882a593Smuzhiyun 	DA850_VPIF_CLKIN3,
291*4882a593Smuzhiyun 	-1
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun const short da850_vpif_display_pins[] __initconst = {
295*4882a593Smuzhiyun 	DA850_VPIF_DOUT0, DA850_VPIF_DOUT1, DA850_VPIF_DOUT2, DA850_VPIF_DOUT3,
296*4882a593Smuzhiyun 	DA850_VPIF_DOUT4, DA850_VPIF_DOUT5, DA850_VPIF_DOUT6, DA850_VPIF_DOUT7,
297*4882a593Smuzhiyun 	DA850_VPIF_DOUT8, DA850_VPIF_DOUT9, DA850_VPIF_DOUT10,
298*4882a593Smuzhiyun 	DA850_VPIF_DOUT11, DA850_VPIF_DOUT12, DA850_VPIF_DOUT13,
299*4882a593Smuzhiyun 	DA850_VPIF_DOUT14, DA850_VPIF_DOUT15, DA850_VPIF_CLKO2,
300*4882a593Smuzhiyun 	DA850_VPIF_CLKO3,
301*4882a593Smuzhiyun 	-1
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static struct map_desc da850_io_desc[] = {
305*4882a593Smuzhiyun 	{
306*4882a593Smuzhiyun 		.virtual	= IO_VIRT,
307*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(IO_PHYS),
308*4882a593Smuzhiyun 		.length		= IO_SIZE,
309*4882a593Smuzhiyun 		.type		= MT_DEVICE
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun 	{
312*4882a593Smuzhiyun 		.virtual	= DA8XX_CP_INTC_VIRT,
313*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(DA8XX_CP_INTC_BASE),
314*4882a593Smuzhiyun 		.length		= DA8XX_CP_INTC_SIZE,
315*4882a593Smuzhiyun 		.type		= MT_DEVICE
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* Contents of JTAG ID register used to identify exact cpu type */
320*4882a593Smuzhiyun static struct davinci_id da850_ids[] = {
321*4882a593Smuzhiyun 	{
322*4882a593Smuzhiyun 		.variant	= 0x0,
323*4882a593Smuzhiyun 		.part_no	= 0xb7d1,
324*4882a593Smuzhiyun 		.manufacturer	= 0x017,	/* 0x02f >> 1 */
325*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DA850,
326*4882a593Smuzhiyun 		.name		= "da850/omap-l138",
327*4882a593Smuzhiyun 	},
328*4882a593Smuzhiyun 	{
329*4882a593Smuzhiyun 		.variant	= 0x1,
330*4882a593Smuzhiyun 		.part_no	= 0xb7d1,
331*4882a593Smuzhiyun 		.manufacturer	= 0x017,	/* 0x02f >> 1 */
332*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DA850,
333*4882a593Smuzhiyun 		.name		= "da850/omap-l138/am18x",
334*4882a593Smuzhiyun 	},
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun  * Bottom half of timer 0 is used for clock_event, top half for
339*4882a593Smuzhiyun  * clocksource.
340*4882a593Smuzhiyun  */
341*4882a593Smuzhiyun static const struct davinci_timer_cfg da850_timer_cfg = {
342*4882a593Smuzhiyun 	.reg = DEFINE_RES_IO(DA8XX_TIMER64P0_BASE, SZ_4K),
343*4882a593Smuzhiyun 	.irq = {
344*4882a593Smuzhiyun 		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_DA8XX_TINT12_0)),
345*4882a593Smuzhiyun 		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_DA8XX_TINT34_0)),
346*4882a593Smuzhiyun 	},
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  * Notes:
352*4882a593Smuzhiyun  * According to the TRM, minimum PLLM results in maximum power savings.
353*4882a593Smuzhiyun  * The OPP definitions below should keep the PLLM as low as possible.
354*4882a593Smuzhiyun  *
355*4882a593Smuzhiyun  * The output of the PLLM must be between 300 to 600 MHz.
356*4882a593Smuzhiyun  */
357*4882a593Smuzhiyun struct da850_opp {
358*4882a593Smuzhiyun 	unsigned int	freq;	/* in KHz */
359*4882a593Smuzhiyun 	unsigned int	prediv;
360*4882a593Smuzhiyun 	unsigned int	mult;
361*4882a593Smuzhiyun 	unsigned int	postdiv;
362*4882a593Smuzhiyun 	unsigned int	cvdd_min; /* in uV */
363*4882a593Smuzhiyun 	unsigned int	cvdd_max; /* in uV */
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct da850_opp da850_opp_456 = {
367*4882a593Smuzhiyun 	.freq		= 456000,
368*4882a593Smuzhiyun 	.prediv		= 1,
369*4882a593Smuzhiyun 	.mult		= 19,
370*4882a593Smuzhiyun 	.postdiv	= 1,
371*4882a593Smuzhiyun 	.cvdd_min	= 1300000,
372*4882a593Smuzhiyun 	.cvdd_max	= 1350000,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static const struct da850_opp da850_opp_408 = {
376*4882a593Smuzhiyun 	.freq		= 408000,
377*4882a593Smuzhiyun 	.prediv		= 1,
378*4882a593Smuzhiyun 	.mult		= 17,
379*4882a593Smuzhiyun 	.postdiv	= 1,
380*4882a593Smuzhiyun 	.cvdd_min	= 1300000,
381*4882a593Smuzhiyun 	.cvdd_max	= 1350000,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const struct da850_opp da850_opp_372 = {
385*4882a593Smuzhiyun 	.freq		= 372000,
386*4882a593Smuzhiyun 	.prediv		= 2,
387*4882a593Smuzhiyun 	.mult		= 31,
388*4882a593Smuzhiyun 	.postdiv	= 1,
389*4882a593Smuzhiyun 	.cvdd_min	= 1200000,
390*4882a593Smuzhiyun 	.cvdd_max	= 1320000,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const struct da850_opp da850_opp_300 = {
394*4882a593Smuzhiyun 	.freq		= 300000,
395*4882a593Smuzhiyun 	.prediv		= 1,
396*4882a593Smuzhiyun 	.mult		= 25,
397*4882a593Smuzhiyun 	.postdiv	= 2,
398*4882a593Smuzhiyun 	.cvdd_min	= 1200000,
399*4882a593Smuzhiyun 	.cvdd_max	= 1320000,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const struct da850_opp da850_opp_200 = {
403*4882a593Smuzhiyun 	.freq		= 200000,
404*4882a593Smuzhiyun 	.prediv		= 1,
405*4882a593Smuzhiyun 	.mult		= 25,
406*4882a593Smuzhiyun 	.postdiv	= 3,
407*4882a593Smuzhiyun 	.cvdd_min	= 1100000,
408*4882a593Smuzhiyun 	.cvdd_max	= 1160000,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct da850_opp da850_opp_96 = {
412*4882a593Smuzhiyun 	.freq		= 96000,
413*4882a593Smuzhiyun 	.prediv		= 1,
414*4882a593Smuzhiyun 	.mult		= 20,
415*4882a593Smuzhiyun 	.postdiv	= 5,
416*4882a593Smuzhiyun 	.cvdd_min	= 1000000,
417*4882a593Smuzhiyun 	.cvdd_max	= 1050000,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define OPP(freq) 		\
421*4882a593Smuzhiyun 	{				\
422*4882a593Smuzhiyun 		.driver_data = (unsigned int) &da850_opp_##freq,	\
423*4882a593Smuzhiyun 		.frequency = freq * 1000, \
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static struct cpufreq_frequency_table da850_freq_table[] = {
427*4882a593Smuzhiyun 	OPP(456),
428*4882a593Smuzhiyun 	OPP(408),
429*4882a593Smuzhiyun 	OPP(372),
430*4882a593Smuzhiyun 	OPP(300),
431*4882a593Smuzhiyun 	OPP(200),
432*4882a593Smuzhiyun 	OPP(96),
433*4882a593Smuzhiyun 	{
434*4882a593Smuzhiyun 		.driver_data		= 0,
435*4882a593Smuzhiyun 		.frequency	= CPUFREQ_TABLE_END,
436*4882a593Smuzhiyun 	},
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #ifdef CONFIG_REGULATOR
440*4882a593Smuzhiyun static int da850_set_voltage(unsigned int index);
441*4882a593Smuzhiyun static int da850_regulator_init(void);
442*4882a593Smuzhiyun #endif
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static struct davinci_cpufreq_config cpufreq_info = {
445*4882a593Smuzhiyun 	.freq_table = da850_freq_table,
446*4882a593Smuzhiyun #ifdef CONFIG_REGULATOR
447*4882a593Smuzhiyun 	.init = da850_regulator_init,
448*4882a593Smuzhiyun 	.set_voltage = da850_set_voltage,
449*4882a593Smuzhiyun #endif
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #ifdef CONFIG_REGULATOR
453*4882a593Smuzhiyun static struct regulator *cvdd;
454*4882a593Smuzhiyun 
da850_set_voltage(unsigned int index)455*4882a593Smuzhiyun static int da850_set_voltage(unsigned int index)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct da850_opp *opp;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (!cvdd)
460*4882a593Smuzhiyun 		return -ENODEV;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	opp = (struct da850_opp *) cpufreq_info.freq_table[index].driver_data;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
da850_regulator_init(void)467*4882a593Smuzhiyun static int da850_regulator_init(void)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	cvdd = regulator_get(NULL, "cvdd");
470*4882a593Smuzhiyun 	if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
471*4882a593Smuzhiyun 					" voltage scaling unsupported\n")) {
472*4882a593Smuzhiyun 		return PTR_ERR(cvdd);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static struct platform_device da850_cpufreq_device = {
480*4882a593Smuzhiyun 	.name			= "cpufreq-davinci",
481*4882a593Smuzhiyun 	.dev = {
482*4882a593Smuzhiyun 		.platform_data	= &cpufreq_info,
483*4882a593Smuzhiyun 	},
484*4882a593Smuzhiyun 	.id = -1,
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun unsigned int da850_max_speed = 300000;
488*4882a593Smuzhiyun 
da850_register_cpufreq(char * async_clk)489*4882a593Smuzhiyun int da850_register_cpufreq(char *async_clk)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	int i;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* cpufreq driver can help keep an "async" clock constant */
494*4882a593Smuzhiyun 	if (async_clk)
495*4882a593Smuzhiyun 		clk_add_alias("async", da850_cpufreq_device.name,
496*4882a593Smuzhiyun 							async_clk, NULL);
497*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(da850_freq_table); i++) {
498*4882a593Smuzhiyun 		if (da850_freq_table[i].frequency <= da850_max_speed) {
499*4882a593Smuzhiyun 			cpufreq_info.freq_table = &da850_freq_table[i];
500*4882a593Smuzhiyun 			break;
501*4882a593Smuzhiyun 		}
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return platform_device_register(&da850_cpufreq_device);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun #else
da850_register_cpufreq(char * async_clk)507*4882a593Smuzhiyun int __init da850_register_cpufreq(char *async_clk)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun #endif
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun /* VPIF resource, platform data */
514*4882a593Smuzhiyun static u64 da850_vpif_dma_mask = DMA_BIT_MASK(32);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static struct resource da850_vpif_resource[] = {
517*4882a593Smuzhiyun 	{
518*4882a593Smuzhiyun 		.start = DA8XX_VPIF_BASE,
519*4882a593Smuzhiyun 		.end   = DA8XX_VPIF_BASE + 0xfff,
520*4882a593Smuzhiyun 		.flags = IORESOURCE_MEM,
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static struct platform_device da850_vpif_dev = {
525*4882a593Smuzhiyun 	.name		= "vpif",
526*4882a593Smuzhiyun 	.id		= -1,
527*4882a593Smuzhiyun 	.dev		= {
528*4882a593Smuzhiyun 		.dma_mask		= &da850_vpif_dma_mask,
529*4882a593Smuzhiyun 		.coherent_dma_mask	= DMA_BIT_MASK(32),
530*4882a593Smuzhiyun 	},
531*4882a593Smuzhiyun 	.resource	= da850_vpif_resource,
532*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(da850_vpif_resource),
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static struct resource da850_vpif_display_resource[] = {
536*4882a593Smuzhiyun 	{
537*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DA850_VPIFINT),
538*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DA850_VPIFINT),
539*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
540*4882a593Smuzhiyun 	},
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static struct platform_device da850_vpif_display_dev = {
544*4882a593Smuzhiyun 	.name		= "vpif_display",
545*4882a593Smuzhiyun 	.id		= -1,
546*4882a593Smuzhiyun 	.dev		= {
547*4882a593Smuzhiyun 		.dma_mask		= &da850_vpif_dma_mask,
548*4882a593Smuzhiyun 		.coherent_dma_mask	= DMA_BIT_MASK(32),
549*4882a593Smuzhiyun 	},
550*4882a593Smuzhiyun 	.resource       = da850_vpif_display_resource,
551*4882a593Smuzhiyun 	.num_resources  = ARRAY_SIZE(da850_vpif_display_resource),
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun static struct resource da850_vpif_capture_resource[] = {
555*4882a593Smuzhiyun 	{
556*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DA850_VPIFINT),
557*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DA850_VPIFINT),
558*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
559*4882a593Smuzhiyun 	},
560*4882a593Smuzhiyun 	{
561*4882a593Smuzhiyun 		.start = DAVINCI_INTC_IRQ(IRQ_DA850_VPIFINT),
562*4882a593Smuzhiyun 		.end   = DAVINCI_INTC_IRQ(IRQ_DA850_VPIFINT),
563*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ,
564*4882a593Smuzhiyun 	},
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static struct platform_device da850_vpif_capture_dev = {
568*4882a593Smuzhiyun 	.name		= "vpif_capture",
569*4882a593Smuzhiyun 	.id		= -1,
570*4882a593Smuzhiyun 	.dev		= {
571*4882a593Smuzhiyun 		.dma_mask		= &da850_vpif_dma_mask,
572*4882a593Smuzhiyun 		.coherent_dma_mask	= DMA_BIT_MASK(32),
573*4882a593Smuzhiyun 	},
574*4882a593Smuzhiyun 	.resource       = da850_vpif_capture_resource,
575*4882a593Smuzhiyun 	.num_resources  = ARRAY_SIZE(da850_vpif_capture_resource),
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
da850_register_vpif(void)578*4882a593Smuzhiyun int __init da850_register_vpif(void)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	return platform_device_register(&da850_vpif_dev);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
da850_register_vpif_display(struct vpif_display_config * display_config)583*4882a593Smuzhiyun int __init da850_register_vpif_display(struct vpif_display_config
584*4882a593Smuzhiyun 						*display_config)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	da850_vpif_display_dev.dev.platform_data = display_config;
587*4882a593Smuzhiyun 	return platform_device_register(&da850_vpif_display_dev);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
da850_register_vpif_capture(struct vpif_capture_config * capture_config)590*4882a593Smuzhiyun int __init da850_register_vpif_capture(struct vpif_capture_config
591*4882a593Smuzhiyun 							*capture_config)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	da850_vpif_capture_dev.dev.platform_data = capture_config;
594*4882a593Smuzhiyun 	return platform_device_register(&da850_vpif_capture_dev);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static struct davinci_gpio_platform_data da850_gpio_platform_data = {
598*4882a593Smuzhiyun 	.no_auto_base	= true,
599*4882a593Smuzhiyun 	.base		= 0,
600*4882a593Smuzhiyun 	.ngpio		= 144,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun 
da850_register_gpio(void)603*4882a593Smuzhiyun int __init da850_register_gpio(void)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	return da8xx_register_gpio(&da850_gpio_platform_data);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static const struct davinci_soc_info davinci_soc_info_da850 = {
609*4882a593Smuzhiyun 	.io_desc		= da850_io_desc,
610*4882a593Smuzhiyun 	.io_desc_num		= ARRAY_SIZE(da850_io_desc),
611*4882a593Smuzhiyun 	.jtag_id_reg		= DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
612*4882a593Smuzhiyun 	.ids			= da850_ids,
613*4882a593Smuzhiyun 	.ids_num		= ARRAY_SIZE(da850_ids),
614*4882a593Smuzhiyun 	.pinmux_base		= DA8XX_SYSCFG0_BASE + 0x120,
615*4882a593Smuzhiyun 	.pinmux_pins		= da850_pins,
616*4882a593Smuzhiyun 	.pinmux_pins_num	= ARRAY_SIZE(da850_pins),
617*4882a593Smuzhiyun 	.emac_pdata		= &da8xx_emac_pdata,
618*4882a593Smuzhiyun 	.sram_dma		= DA8XX_SHARED_RAM_BASE,
619*4882a593Smuzhiyun 	.sram_len		= SZ_128K,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
da850_init(void)622*4882a593Smuzhiyun void __init da850_init(void)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	davinci_common_init(&davinci_soc_info_da850);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
627*4882a593Smuzhiyun 	if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
628*4882a593Smuzhiyun 		return;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
631*4882a593Smuzhiyun 	WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module");
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static const struct davinci_cp_intc_config da850_cp_intc_config = {
635*4882a593Smuzhiyun 	.reg = {
636*4882a593Smuzhiyun 		.start		= DA8XX_CP_INTC_BASE,
637*4882a593Smuzhiyun 		.end		= DA8XX_CP_INTC_BASE + SZ_8K - 1,
638*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
639*4882a593Smuzhiyun 	},
640*4882a593Smuzhiyun 	.num_irqs		= DA850_N_CP_INTC_IRQ,
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
da850_init_irq(void)643*4882a593Smuzhiyun void __init da850_init_irq(void)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	davinci_cp_intc_init(&da850_cp_intc_config);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
da850_init_time(void)648*4882a593Smuzhiyun void __init da850_init_time(void)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	void __iomem *pll0;
651*4882a593Smuzhiyun 	struct regmap *cfgchip;
652*4882a593Smuzhiyun 	struct clk *clk;
653*4882a593Smuzhiyun 	int rv;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DA850_REF_FREQ);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	pll0 = ioremap(DA8XX_PLL0_BASE, SZ_4K);
658*4882a593Smuzhiyun 	cfgchip = da8xx_get_cfgchip();
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	da850_pll0_init(NULL, pll0, cfgchip);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	clk = clk_get(NULL, "timer0");
663*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
664*4882a593Smuzhiyun 		pr_err("Unable to get the timer clock\n");
665*4882a593Smuzhiyun 		return;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	rv = davinci_timer_register(clk, &da850_timer_cfg);
669*4882a593Smuzhiyun 	WARN(rv, "Unable to register the timer: %d\n", rv);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun static struct resource da850_pll1_resources[] = {
673*4882a593Smuzhiyun 	{
674*4882a593Smuzhiyun 		.start	= DA850_PLL1_BASE,
675*4882a593Smuzhiyun 		.end	= DA850_PLL1_BASE + SZ_4K - 1,
676*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
677*4882a593Smuzhiyun 	},
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static struct davinci_pll_platform_data da850_pll1_pdata;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun static struct platform_device da850_pll1_device = {
683*4882a593Smuzhiyun 	.name		= "da850-pll1",
684*4882a593Smuzhiyun 	.id		= -1,
685*4882a593Smuzhiyun 	.resource	= da850_pll1_resources,
686*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(da850_pll1_resources),
687*4882a593Smuzhiyun 	.dev		= {
688*4882a593Smuzhiyun 		.platform_data	= &da850_pll1_pdata,
689*4882a593Smuzhiyun 	},
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static struct resource da850_psc0_resources[] = {
693*4882a593Smuzhiyun 	{
694*4882a593Smuzhiyun 		.start	= DA8XX_PSC0_BASE,
695*4882a593Smuzhiyun 		.end	= DA8XX_PSC0_BASE + SZ_4K - 1,
696*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
697*4882a593Smuzhiyun 	},
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun static struct platform_device da850_psc0_device = {
701*4882a593Smuzhiyun 	.name		= "da850-psc0",
702*4882a593Smuzhiyun 	.id		= -1,
703*4882a593Smuzhiyun 	.resource	= da850_psc0_resources,
704*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(da850_psc0_resources),
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun static struct resource da850_psc1_resources[] = {
708*4882a593Smuzhiyun 	{
709*4882a593Smuzhiyun 		.start	= DA8XX_PSC1_BASE,
710*4882a593Smuzhiyun 		.end	= DA8XX_PSC1_BASE + SZ_4K - 1,
711*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
712*4882a593Smuzhiyun 	},
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static struct platform_device da850_psc1_device = {
716*4882a593Smuzhiyun 	.name		= "da850-psc1",
717*4882a593Smuzhiyun 	.id		= -1,
718*4882a593Smuzhiyun 	.resource	= da850_psc1_resources,
719*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(da850_psc1_resources),
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun static struct da8xx_cfgchip_clk_platform_data da850_async1_pdata;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static struct platform_device da850_async1_clksrc_device = {
725*4882a593Smuzhiyun 	.name		= "da850-async1-clksrc",
726*4882a593Smuzhiyun 	.id		= -1,
727*4882a593Smuzhiyun 	.dev		= {
728*4882a593Smuzhiyun 		.platform_data	= &da850_async1_pdata,
729*4882a593Smuzhiyun 	},
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun static struct da8xx_cfgchip_clk_platform_data da850_async3_pdata;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun static struct platform_device da850_async3_clksrc_device = {
735*4882a593Smuzhiyun 	.name		= "da850-async3-clksrc",
736*4882a593Smuzhiyun 	.id		= -1,
737*4882a593Smuzhiyun 	.dev		= {
738*4882a593Smuzhiyun 		.platform_data	= &da850_async3_pdata,
739*4882a593Smuzhiyun 	},
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static struct da8xx_cfgchip_clk_platform_data da850_tbclksync_pdata;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun static struct platform_device da850_tbclksync_device = {
745*4882a593Smuzhiyun 	.name		= "da830-tbclksync",
746*4882a593Smuzhiyun 	.id		= -1,
747*4882a593Smuzhiyun 	.dev		= {
748*4882a593Smuzhiyun 		.platform_data	= &da850_tbclksync_pdata,
749*4882a593Smuzhiyun 	},
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
da850_register_clocks(void)752*4882a593Smuzhiyun void __init da850_register_clocks(void)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	/* PLL0 is registered in da850_init_time() */
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	da850_pll1_pdata.cfgchip = da8xx_get_cfgchip();
757*4882a593Smuzhiyun 	platform_device_register(&da850_pll1_device);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	da850_async1_pdata.cfgchip = da8xx_get_cfgchip();
760*4882a593Smuzhiyun 	platform_device_register(&da850_async1_clksrc_device);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	da850_async3_pdata.cfgchip = da8xx_get_cfgchip();
763*4882a593Smuzhiyun 	platform_device_register(&da850_async3_clksrc_device);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	platform_device_register(&da850_psc0_device);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	platform_device_register(&da850_psc1_device);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	da850_tbclksync_pdata.cfgchip = da8xx_get_cfgchip();
770*4882a593Smuzhiyun 	platform_device_register(&da850_tbclksync_device);
771*4882a593Smuzhiyun }
772