xref: /OK3568_Linux_fs/kernel/arch/arm/mach-davinci/da830.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TI DA830/OMAP L137 chip specific setup
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Mark A. Greer <mgreer@mvista.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * 2009 (c) MontaVista Software, Inc. This file is licensed under
7*4882a593Smuzhiyun  * the terms of the GNU General Public License version 2. This program
8*4882a593Smuzhiyun  * is licensed "as is" without any warranty of any kind, whether express
9*4882a593Smuzhiyun  * or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/clk/davinci.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-cp-intc.h>
17*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/mach/map.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <mach/common.h>
22*4882a593Smuzhiyun #include <mach/cputype.h>
23*4882a593Smuzhiyun #include <mach/da8xx.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <clocksource/timer-davinci.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "irqs.h"
28*4882a593Smuzhiyun #include "mux.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Offsets of the 8 compare registers on the da830 */
31*4882a593Smuzhiyun #define DA830_CMP12_0		0x60
32*4882a593Smuzhiyun #define DA830_CMP12_1		0x64
33*4882a593Smuzhiyun #define DA830_CMP12_2		0x68
34*4882a593Smuzhiyun #define DA830_CMP12_3		0x6c
35*4882a593Smuzhiyun #define DA830_CMP12_4		0x70
36*4882a593Smuzhiyun #define DA830_CMP12_5		0x74
37*4882a593Smuzhiyun #define DA830_CMP12_6		0x78
38*4882a593Smuzhiyun #define DA830_CMP12_7		0x7c
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DA830_REF_FREQ		24000000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Device specific mux setup
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  *	     soc      description	mux    mode    mode   mux	dbg
46*4882a593Smuzhiyun  *					reg   offset   mask   mode
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun static const struct mux_config da830_pins[] = {
49*4882a593Smuzhiyun #ifdef CONFIG_DAVINCI_MUX
50*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_14,	0,	0,	0xf,	1,	false)
51*4882a593Smuzhiyun 	MUX_CFG(DA830, RTCK,		0,	0,	0xf,	8,	false)
52*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_15,	0,	4,	0xf,	1,	false)
53*4882a593Smuzhiyun 	MUX_CFG(DA830, EMU_0,		0,	4,	0xf,	8,	false)
54*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_SDCKE,	0,	8,	0xf,	1,	false)
55*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_CLK_GLUE,	0,	12,	0xf,	1,	false)
56*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_CLK,		0,	12,	0xf,	2,	false)
57*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_CS_0,	0,	16,	0xf,	1,	false)
58*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_CAS,	0,	20,	0xf,	1,	false)
59*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_RAS,	0,	24,	0xf,	1,	false)
60*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_WE,		0,	28,	0xf,	1,	false)
61*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_BA_1,	1,	0,	0xf,	1,	false)
62*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_BA_0,	1,	4,	0xf,	1,	false)
63*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_0,		1,	8,	0xf,	1,	false)
64*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_1,		1,	12,	0xf,	1,	false)
65*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_2,		1,	16,	0xf,	1,	false)
66*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_3,		1,	20,	0xf,	1,	false)
67*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_4,		1,	24,	0xf,	1,	false)
68*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_5,		1,	28,	0xf,	1,	false)
69*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_0,		1,	0,	0xf,	8,	false)
70*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_1,		1,	4,	0xf,	8,	false)
71*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_2,		1,	8,	0xf,	8,	false)
72*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_3,		1,	12,	0xf,	8,	false)
73*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_4,		1,	16,	0xf,	8,	false)
74*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_5,		1,	20,	0xf,	8,	false)
75*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_6,		1,	24,	0xf,	8,	false)
76*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_7,		1,	28,	0xf,	8,	false)
77*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_6,		2,	0,	0xf,	1,	false)
78*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_7,		2,	4,	0xf,	1,	false)
79*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_8,		2,	8,	0xf,	1,	false)
80*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_9,		2,	12,	0xf,	1,	false)
81*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_10,	2,	16,	0xf,	1,	false)
82*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_11,	2,	20,	0xf,	1,	false)
83*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_A_12,	2,	24,	0xf,	1,	false)
84*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_31,	2,	28,	0xf,	1,	false)
85*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_8,		2,	0,	0xf,	8,	false)
86*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_9,		2,	4,	0xf,	8,	false)
87*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_10,	2,	8,	0xf,	8,	false)
88*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_11,	2,	12,	0xf,	8,	false)
89*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_12,	2,	16,	0xf,	8,	false)
90*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO7_13,	2,	20,	0xf,	8,	false)
91*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_13,	2,	24,	0xf,	8,	false)
92*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_30,	3,	0,	0xf,	1,	false)
93*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_29,	3,	4,	0xf,	1,	false)
94*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_28,	3,	8,	0xf,	1,	false)
95*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_27,	3,	12,	0xf,	1,	false)
96*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_26,	3,	16,	0xf,	1,	false)
97*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_25,	3,	20,	0xf,	1,	false)
98*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_24,	3,	24,	0xf,	1,	false)
99*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_23,	3,	28,	0xf,	1,	false)
100*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_22,	4,	0,	0xf,	1,	false)
101*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_21,	4,	4,	0xf,	1,	false)
102*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_20,	4,	8,	0xf,	1,	false)
103*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_19,	4,	12,	0xf,	1,	false)
104*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_18,	4,	16,	0xf,	1,	false)
105*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_17,	4,	20,	0xf,	1,	false)
106*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_16,	4,	24,	0xf,	1,	false)
107*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_WE_DQM_3,	4,	28,	0xf,	1,	false)
108*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_WE_DQM_2,	5,	0,	0xf,	1,	false)
109*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_0,		5,	4,	0xf,	1,	false)
110*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_1,		5,	8,	0xf,	1,	false)
111*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_2,		5,	12,	0xf,	1,	false)
112*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_3,		5,	16,	0xf,	1,	false)
113*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_4,		5,	20,	0xf,	1,	false)
114*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_5,		5,	24,	0xf,	1,	false)
115*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_6,		5,	28,	0xf,	1,	false)
116*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_0,		5,	4,	0xf,	8,	false)
117*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_1,		5,	8,	0xf,	8,	false)
118*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_2,		5,	12,	0xf,	8,	false)
119*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_3,		5,	16,	0xf,	8,	false)
120*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_4,		5,	20,	0xf,	8,	false)
121*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_5,		5,	24,	0xf,	8,	false)
122*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_6,		5,	28,	0xf,	8,	false)
123*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_7,		6,	0,	0xf,	1,	false)
124*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_8,		6,	4,	0xf,	1,	false)
125*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_9,		6,	8,	0xf,	1,	false)
126*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_10,	6,	12,	0xf,	1,	false)
127*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_11,	6,	16,	0xf,	1,	false)
128*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_12,	6,	20,	0xf,	1,	false)
129*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_13,	6,	24,	0xf,	1,	false)
130*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_14,	6,	28,	0xf,	1,	false)
131*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_7,		6,	0,	0xf,	8,	false)
132*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_8,		6,	4,	0xf,	8,	false)
133*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_9,		6,	8,	0xf,	8,	false)
134*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_10,	6,	12,	0xf,	8,	false)
135*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_11,	6,	16,	0xf,	8,	false)
136*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_12,	6,	20,	0xf,	8,	false)
137*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_13,	6,	24,	0xf,	8,	false)
138*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_14,	6,	28,	0xf,	8,	false)
139*4882a593Smuzhiyun 	MUX_CFG(DA830, EMB_D_15,	7,	0,	0xf,	1,	false)
140*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_WE_DQM_1,	7,	4,	0xf,	1,	false)
141*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMB_WE_DQM_0,	7,	8,	0xf,	1,	false)
142*4882a593Smuzhiyun 	MUX_CFG(DA830, SPI0_SOMI_0,	7,	12,	0xf,	1,	false)
143*4882a593Smuzhiyun 	MUX_CFG(DA830, SPI0_SIMO_0,	7,	16,	0xf,	1,	false)
144*4882a593Smuzhiyun 	MUX_CFG(DA830, SPI0_CLK,	7,	20,	0xf,	1,	false)
145*4882a593Smuzhiyun 	MUX_CFG(DA830, NSPI0_ENA,	7,	24,	0xf,	1,	false)
146*4882a593Smuzhiyun 	MUX_CFG(DA830, NSPI0_SCS_0,	7,	28,	0xf,	1,	false)
147*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP0I,		7,	12,	0xf,	2,	false)
148*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP0S,		7,	16,	0xf,	2,	false)
149*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP1I,		7,	20,	0xf,	2,	false)
150*4882a593Smuzhiyun 	MUX_CFG(DA830, NUART0_CTS,	7,	24,	0xf,	2,	false)
151*4882a593Smuzhiyun 	MUX_CFG(DA830, NUART0_RTS,	7,	28,	0xf,	2,	false)
152*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP0A,		7,	24,	0xf,	4,	false)
153*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP0B,		7,	28,	0xf,	4,	false)
154*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO6_15,	7,	0,	0xf,	8,	false)
155*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_14,	7,	4,	0xf,	8,	false)
156*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_15,	7,	8,	0xf,	8,	false)
157*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_0,		7,	12,	0xf,	8,	false)
158*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_1,		7,	16,	0xf,	8,	false)
159*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_2,		7,	20,	0xf,	8,	false)
160*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_3,		7,	24,	0xf,	8,	false)
161*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_4,		7,	28,	0xf,	8,	false)
162*4882a593Smuzhiyun 	MUX_CFG(DA830, SPI1_SOMI_0,	8,	0,	0xf,	1,	false)
163*4882a593Smuzhiyun 	MUX_CFG(DA830, SPI1_SIMO_0,	8,	4,	0xf,	1,	false)
164*4882a593Smuzhiyun 	MUX_CFG(DA830, SPI1_CLK,	8,	8,	0xf,	1,	false)
165*4882a593Smuzhiyun 	MUX_CFG(DA830, UART0_RXD,	8,	12,	0xf,	1,	false)
166*4882a593Smuzhiyun 	MUX_CFG(DA830, UART0_TXD,	8,	16,	0xf,	1,	false)
167*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_10,		8,	20,	0xf,	1,	false)
168*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_11,		8,	24,	0xf,	1,	false)
169*4882a593Smuzhiyun 	MUX_CFG(DA830, NSPI1_ENA,	8,	28,	0xf,	1,	false)
170*4882a593Smuzhiyun 	MUX_CFG(DA830, I2C1_SCL,	8,	0,	0xf,	2,	false)
171*4882a593Smuzhiyun 	MUX_CFG(DA830, I2C1_SDA,	8,	4,	0xf,	2,	false)
172*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP1S,		8,	8,	0xf,	2,	false)
173*4882a593Smuzhiyun 	MUX_CFG(DA830, I2C0_SDA,	8,	12,	0xf,	2,	false)
174*4882a593Smuzhiyun 	MUX_CFG(DA830, I2C0_SCL,	8,	16,	0xf,	2,	false)
175*4882a593Smuzhiyun 	MUX_CFG(DA830, UART2_RXD,	8,	28,	0xf,	2,	false)
176*4882a593Smuzhiyun 	MUX_CFG(DA830, TM64P0_IN12,	8,	12,	0xf,	4,	false)
177*4882a593Smuzhiyun 	MUX_CFG(DA830, TM64P0_OUT12,	8,	16,	0xf,	4,	false)
178*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_5,		8,	0,	0xf,	8,	false)
179*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_6,		8,	4,	0xf,	8,	false)
180*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_7,		8,	8,	0xf,	8,	false)
181*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_8,		8,	12,	0xf,	8,	false)
182*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_9,		8,	16,	0xf,	8,	false)
183*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_10,	8,	20,	0xf,	8,	false)
184*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_11,	8,	24,	0xf,	8,	false)
185*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_12,	8,	28,	0xf,	8,	false)
186*4882a593Smuzhiyun 	MUX_CFG(DA830, NSPI1_SCS_0,	9,	0,	0xf,	1,	false)
187*4882a593Smuzhiyun 	MUX_CFG(DA830, USB0_DRVVBUS,	9,	4,	0xf,	1,	false)
188*4882a593Smuzhiyun 	MUX_CFG(DA830, AHCLKX0,		9,	8,	0xf,	1,	false)
189*4882a593Smuzhiyun 	MUX_CFG(DA830, ACLKX0,		9,	12,	0xf,	1,	false)
190*4882a593Smuzhiyun 	MUX_CFG(DA830, AFSX0,		9,	16,	0xf,	1,	false)
191*4882a593Smuzhiyun 	MUX_CFG(DA830, AHCLKR0,		9,	20,	0xf,	1,	false)
192*4882a593Smuzhiyun 	MUX_CFG(DA830, ACLKR0,		9,	24,	0xf,	1,	false)
193*4882a593Smuzhiyun 	MUX_CFG(DA830, AFSR0,		9,	28,	0xf,	1,	false)
194*4882a593Smuzhiyun 	MUX_CFG(DA830, UART2_TXD,	9,	0,	0xf,	2,	false)
195*4882a593Smuzhiyun 	MUX_CFG(DA830, AHCLKX2,		9,	8,	0xf,	2,	false)
196*4882a593Smuzhiyun 	MUX_CFG(DA830, ECAP0_APWM0,	9,	12,	0xf,	2,	false)
197*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_MHZ_50_CLK,	9,	20,	0xf,	2,	false)
198*4882a593Smuzhiyun 	MUX_CFG(DA830, ECAP1_APWM1,	9,	24,	0xf,	2,	false)
199*4882a593Smuzhiyun 	MUX_CFG(DA830, USB_REFCLKIN,	9,	8,	0xf,	4,	false)
200*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO5_13,	9,	0,	0xf,	8,	false)
201*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_15,	9,	4,	0xf,	8,	false)
202*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_11,	9,	8,	0xf,	8,	false)
203*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_12,	9,	12,	0xf,	8,	false)
204*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_13,	9,	16,	0xf,	8,	false)
205*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_14,	9,	20,	0xf,	8,	false)
206*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_15,	9,	24,	0xf,	8,	false)
207*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_12,	9,	28,	0xf,	8,	false)
208*4882a593Smuzhiyun 	MUX_CFG(DA830, AMUTE0,		10,	0,	0xf,	1,	false)
209*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_0,		10,	4,	0xf,	1,	false)
210*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_1,		10,	8,	0xf,	1,	false)
211*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_2,		10,	12,	0xf,	1,	false)
212*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_3,		10,	16,	0xf,	1,	false)
213*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_4,		10,	20,	0xf,	1,	false)
214*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_5,		10,	24,	0xf,	1,	false)
215*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_6,		10,	28,	0xf,	1,	false)
216*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_TXD_0,	10,	4,	0xf,	2,	false)
217*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_TXD_1,	10,	8,	0xf,	2,	false)
218*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_TXEN,	10,	12,	0xf,	2,	false)
219*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_CRS_DV,	10,	16,	0xf,	2,	false)
220*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_RXD_0,	10,	20,	0xf,	2,	false)
221*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_RXD_1,	10,	24,	0xf,	2,	false)
222*4882a593Smuzhiyun 	MUX_CFG(DA830, RMII_RXER,	10,	28,	0xf,	2,	false)
223*4882a593Smuzhiyun 	MUX_CFG(DA830, AFSR2,		10,	4,	0xf,	4,	false)
224*4882a593Smuzhiyun 	MUX_CFG(DA830, ACLKX2,		10,	8,	0xf,	4,	false)
225*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR2_3,		10,	12,	0xf,	4,	false)
226*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR2_2,		10,	16,	0xf,	4,	false)
227*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR2_1,		10,	20,	0xf,	4,	false)
228*4882a593Smuzhiyun 	MUX_CFG(DA830, AFSX2,		10,	24,	0xf,	4,	false)
229*4882a593Smuzhiyun 	MUX_CFG(DA830, ACLKR2,		10,	28,	0xf,	4,	false)
230*4882a593Smuzhiyun 	MUX_CFG(DA830, NRESETOUT,	10,	0,	0xf,	8,	false)
231*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_0,		10,	4,	0xf,	8,	false)
232*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_1,		10,	8,	0xf,	8,	false)
233*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_2,		10,	12,	0xf,	8,	false)
234*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_3,		10,	16,	0xf,	8,	false)
235*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_4,		10,	20,	0xf,	8,	false)
236*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_5,		10,	24,	0xf,	8,	false)
237*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_6,		10,	28,	0xf,	8,	false)
238*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_7,		11,	0,	0xf,	1,	false)
239*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_8,		11,	4,	0xf,	1,	false)
240*4882a593Smuzhiyun 	MUX_CFG(DA830, UART1_RXD,	11,	8,	0xf,	1,	false)
241*4882a593Smuzhiyun 	MUX_CFG(DA830, UART1_TXD,	11,	12,	0xf,	1,	false)
242*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_11,		11,	16,	0xf,	1,	false)
243*4882a593Smuzhiyun 	MUX_CFG(DA830, AHCLKX1,		11,	20,	0xf,	1,	false)
244*4882a593Smuzhiyun 	MUX_CFG(DA830, ACLKX1,		11,	24,	0xf,	1,	false)
245*4882a593Smuzhiyun 	MUX_CFG(DA830, AFSX1,		11,	28,	0xf,	1,	false)
246*4882a593Smuzhiyun 	MUX_CFG(DA830, MDIO_CLK,	11,	0,	0xf,	2,	false)
247*4882a593Smuzhiyun 	MUX_CFG(DA830, MDIO_D,		11,	4,	0xf,	2,	false)
248*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_9,		11,	8,	0xf,	2,	false)
249*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_10,		11,	12,	0xf,	2,	false)
250*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWM0B,		11,	20,	0xf,	2,	false)
251*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWM0A,		11,	24,	0xf,	2,	false)
252*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWMSYNCI,	11,	28,	0xf,	2,	false)
253*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR2_0,		11,	16,	0xf,	4,	false)
254*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWMSYNC0,	11,	28,	0xf,	4,	false)
255*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_7,		11,	0,	0xf,	8,	false)
256*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_8,		11,	4,	0xf,	8,	false)
257*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_9,		11,	8,	0xf,	8,	false)
258*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_10,	11,	12,	0xf,	8,	false)
259*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_11,	11,	16,	0xf,	8,	false)
260*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_14,	11,	20,	0xf,	8,	false)
261*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO3_15,	11,	24,	0xf,	8,	false)
262*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_10,	11,	28,	0xf,	8,	false)
263*4882a593Smuzhiyun 	MUX_CFG(DA830, AHCLKR1,		12,	0,	0xf,	1,	false)
264*4882a593Smuzhiyun 	MUX_CFG(DA830, ACLKR1,		12,	4,	0xf,	1,	false)
265*4882a593Smuzhiyun 	MUX_CFG(DA830, AFSR1,		12,	8,	0xf,	1,	false)
266*4882a593Smuzhiyun 	MUX_CFG(DA830, AMUTE1,		12,	12,	0xf,	1,	false)
267*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_0,		12,	16,	0xf,	1,	false)
268*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_1,		12,	20,	0xf,	1,	false)
269*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_2,		12,	24,	0xf,	1,	false)
270*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_3,		12,	28,	0xf,	1,	false)
271*4882a593Smuzhiyun 	MUX_CFG(DA830, ECAP2_APWM2,	12,	4,	0xf,	2,	false)
272*4882a593Smuzhiyun 	MUX_CFG(DA830, EHRPWMGLUETZ,	12,	12,	0xf,	2,	false)
273*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP1A,		12,	28,	0xf,	2,	false)
274*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_11,	12,	0,	0xf,	8,	false)
275*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_12,	12,	4,	0xf,	8,	false)
276*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_13,	12,	8,	0xf,	8,	false)
277*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_14,	12,	12,	0xf,	8,	false)
278*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_0,		12,	16,	0xf,	8,	false)
279*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_1,		12,	20,	0xf,	8,	false)
280*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_2,		12,	24,	0xf,	8,	false)
281*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_3,		12,	28,	0xf,	8,	false)
282*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_4,		13,	0,	0xf,	1,	false)
283*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_5,		13,	4,	0xf,	1,	false)
284*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_6,		13,	8,	0xf,	1,	false)
285*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_7,		13,	12,	0xf,	1,	false)
286*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_8,		13,	16,	0xf,	1,	false)
287*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR1_9,		13,	20,	0xf,	1,	false)
288*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_0,		13,	24,	0xf,	1,	false)
289*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_1,		13,	28,	0xf,	1,	false)
290*4882a593Smuzhiyun 	MUX_CFG(DA830, EQEP1B,		13,	0,	0xf,	2,	false)
291*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWM2B,		13,	4,	0xf,	2,	false)
292*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWM2A,		13,	8,	0xf,	2,	false)
293*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWM1B,		13,	12,	0xf,	2,	false)
294*4882a593Smuzhiyun 	MUX_CFG(DA830, EPWM1A,		13,	16,	0xf,	2,	false)
295*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_0,	13,	24,	0xf,	2,	false)
296*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_1,	13,	28,	0xf,	2,	false)
297*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_0,	13,	24,	0xf,	4,	false)
298*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_1,	13,	28,	0xf,	4,	false)
299*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_4,		13,	0,	0xf,	8,	false)
300*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_5,		13,	4,	0xf,	8,	false)
301*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_6,		13,	8,	0xf,	8,	false)
302*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_7,		13,	12,	0xf,	8,	false)
303*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_8,		13,	16,	0xf,	8,	false)
304*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO4_9,		13,	20,	0xf,	8,	false)
305*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_0,		13,	24,	0xf,	8,	false)
306*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_1,		13,	28,	0xf,	8,	false)
307*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_2,		14,	0,	0xf,	1,	false)
308*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_3,		14,	4,	0xf,	1,	false)
309*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_4,		14,	8,	0xf,	1,	false)
310*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_5,		14,	12,	0xf,	1,	false)
311*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_6,		14,	16,	0xf,	1,	false)
312*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_7,		14,	20,	0xf,	1,	false)
313*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_8,		14,	24,	0xf,	1,	false)
314*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_9,		14,	28,	0xf,	1,	false)
315*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_2,	14,	0,	0xf,	2,	false)
316*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_3,	14,	4,	0xf,	2,	false)
317*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_4,	14,	8,	0xf,	2,	false)
318*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_5,	14,	12,	0xf,	2,	false)
319*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_6,	14,	16,	0xf,	2,	false)
320*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_DAT_7,	14,	20,	0xf,	2,	false)
321*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_8,	14,	24,	0xf,	2,	false)
322*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_9,	14,	28,	0xf,	2,	false)
323*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_2,	14,	0,	0xf,	4,	false)
324*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_3,	14,	4,	0xf,	4,	false)
325*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_4,	14,	8,	0xf,	4,	false)
326*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_5,	14,	12,	0xf,	4,	false)
327*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_6,	14,	16,	0xf,	4,	false)
328*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_7,	14,	20,	0xf,	4,	false)
329*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_8,		14,	24,	0xf,	4,	false)
330*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_9,		14,	28,	0xf,	4,	false)
331*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_2,		14,	0,	0xf,	8,	false)
332*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_3,		14,	4,	0xf,	8,	false)
333*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_4,		14,	8,	0xf,	8,	false)
334*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_5,		14,	12,	0xf,	8,	false)
335*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_6,		14,	16,	0xf,	8,	false)
336*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_7,		14,	20,	0xf,	8,	false)
337*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_8,		14,	24,	0xf,	8,	false)
338*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_9,		14,	28,	0xf,	8,	false)
339*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_10,	15,	0,	0xf,	1,	false)
340*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_11,	15,	4,	0xf,	1,	false)
341*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_12,	15,	8,	0xf,	1,	false)
342*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_13,	15,	12,	0xf,	1,	false)
343*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_14,	15,	16,	0xf,	1,	false)
344*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_D_15,	15,	20,	0xf,	1,	false)
345*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_0,		15,	24,	0xf,	1,	false)
346*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_1,		15,	28,	0xf,	1,	false)
347*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_10,	15,	0,	0xf,	2,	false)
348*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_11,	15,	4,	0xf,	2,	false)
349*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_12,	15,	8,	0xf,	2,	false)
350*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_13,	15,	12,	0xf,	2,	false)
351*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_14,	15,	16,	0xf,	2,	false)
352*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HD_15,	15,	20,	0xf,	2,	false)
353*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_7,		15,	24,	0xf,	2,	false)
354*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_CLK,	15,	28,	0xf,	2,	false)
355*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_10,	15,	0,	0xf,	4,	false)
356*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_11,	15,	4,	0xf,	4,	false)
357*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_12,	15,	8,	0xf,	4,	false)
358*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_13,	15,	12,	0xf,	4,	false)
359*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_14,	15,	16,	0xf,	4,	false)
360*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_15,	15,	20,	0xf,	4,	false)
361*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HCNTL0,	15,	28,	0xf,	4,	false)
362*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_10,	15,	0,	0xf,	8,	false)
363*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_11,	15,	4,	0xf,	8,	false)
364*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_12,	15,	8,	0xf,	8,	false)
365*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_13,	15,	12,	0xf,	8,	false)
366*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_14,	15,	16,	0xf,	8,	false)
367*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO0_15,	15,	20,	0xf,	8,	false)
368*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_0,		15,	24,	0xf,	8,	false)
369*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_1,		15,	28,	0xf,	8,	false)
370*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_2,		16,	0,	0xf,	1,	false)
371*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_3,		16,	4,	0xf,	1,	false)
372*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_4,		16,	8,	0xf,	1,	false)
373*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_5,		16,	12,	0xf,	1,	false)
374*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_6,		16,	16,	0xf,	1,	false)
375*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_7,		16,	20,	0xf,	1,	false)
376*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_8,		16,	24,	0xf,	1,	false)
377*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_9,		16,	28,	0xf,	1,	false)
378*4882a593Smuzhiyun 	MUX_CFG(DA830, MMCSD_CMD,	16,	0,	0xf,	2,	false)
379*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_6,		16,	4,	0xf,	2,	false)
380*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_3,		16,	8,	0xf,	2,	false)
381*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_2,		16,	12,	0xf,	2,	false)
382*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_1,		16,	16,	0xf,	2,	false)
383*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_0,		16,	20,	0xf,	2,	false)
384*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_PCLK,	16,	24,	0xf,	2,	false)
385*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_HSYNC,	16,	28,	0xf,	2,	false)
386*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HCNTL1,	16,	0,	0xf,	4,	false)
387*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_2,		16,	0,	0xf,	8,	false)
388*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_3,		16,	4,	0xf,	8,	false)
389*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_4,		16,	8,	0xf,	8,	false)
390*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_5,		16,	12,	0xf,	8,	false)
391*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_6,		16,	16,	0xf,	8,	false)
392*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_7,		16,	20,	0xf,	8,	false)
393*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_8,		16,	24,	0xf,	8,	false)
394*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_9,		16,	28,	0xf,	8,	false)
395*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_10,	17,	0,	0xf,	1,	false)
396*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_11,	17,	4,	0xf,	1,	false)
397*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_A_12,	17,	8,	0xf,	1,	false)
398*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_BA_1,	17,	12,	0xf,	1,	false)
399*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_BA_0,	17,	16,	0xf,	1,	false)
400*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_CLK,		17,	20,	0xf,	1,	false)
401*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_SDCKE,	17,	24,	0xf,	1,	false)
402*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_CAS,	17,	28,	0xf,	1,	false)
403*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_VSYNC,	17,	0,	0xf,	2,	false)
404*4882a593Smuzhiyun 	MUX_CFG(DA830, NLCD_AC_ENB_CS,	17,	4,	0xf,	2,	false)
405*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_MCLK,	17,	8,	0xf,	2,	false)
406*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_5,		17,	12,	0xf,	2,	false)
407*4882a593Smuzhiyun 	MUX_CFG(DA830, LCD_D_4,		17,	16,	0xf,	2,	false)
408*4882a593Smuzhiyun 	MUX_CFG(DA830, OBSCLK,		17,	20,	0xf,	2,	false)
409*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_CS_4,	17,	28,	0xf,	2,	false)
410*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HHWIL,	17,	12,	0xf,	4,	false)
411*4882a593Smuzhiyun 	MUX_CFG(DA830, AHCLKR2,		17,	20,	0xf,	4,	false)
412*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_10,	17,	0,	0xf,	8,	false)
413*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_11,	17,	4,	0xf,	8,	false)
414*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_12,	17,	8,	0xf,	8,	false)
415*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_13,	17,	12,	0xf,	8,	false)
416*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_14,	17,	16,	0xf,	8,	false)
417*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO1_15,	17,	20,	0xf,	8,	false)
418*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_0,		17,	24,	0xf,	8,	false)
419*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_1,		17,	28,	0xf,	8,	false)
420*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_RAS,	18,	0,	0xf,	1,	false)
421*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_WE,		18,	4,	0xf,	1,	false)
422*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_CS_0,	18,	8,	0xf,	1,	false)
423*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_CS_2,	18,	12,	0xf,	1,	false)
424*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_CS_3,	18,	16,	0xf,	1,	false)
425*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_OE,		18,	20,	0xf,	1,	false)
426*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_WE_DQM_1,	18,	24,	0xf,	1,	false)
427*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_WE_DQM_0,	18,	28,	0xf,	1,	false)
428*4882a593Smuzhiyun 	MUX_CFG(DA830, NEMA_CS_5,	18,	0,	0xf,	2,	false)
429*4882a593Smuzhiyun 	MUX_CFG(DA830, UHPI_HRNW,	18,	4,	0xf,	2,	false)
430*4882a593Smuzhiyun 	MUX_CFG(DA830, NUHPI_HAS,	18,	8,	0xf,	2,	false)
431*4882a593Smuzhiyun 	MUX_CFG(DA830, NUHPI_HCS,	18,	12,	0xf,	2,	false)
432*4882a593Smuzhiyun 	MUX_CFG(DA830, NUHPI_HDS1,	18,	20,	0xf,	2,	false)
433*4882a593Smuzhiyun 	MUX_CFG(DA830, NUHPI_HDS2,	18,	24,	0xf,	2,	false)
434*4882a593Smuzhiyun 	MUX_CFG(DA830, NUHPI_HINT,	18,	28,	0xf,	2,	false)
435*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_12,		18,	4,	0xf,	4,	false)
436*4882a593Smuzhiyun 	MUX_CFG(DA830, AMUTE2,		18,	16,	0xf,	4,	false)
437*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_13,		18,	20,	0xf,	4,	false)
438*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_14,		18,	24,	0xf,	4,	false)
439*4882a593Smuzhiyun 	MUX_CFG(DA830, AXR0_15,		18,	28,	0xf,	4,	false)
440*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_2,		18,	0,	0xf,	8,	false)
441*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_3,		18,	4,	0xf,	8,	false)
442*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_4,		18,	8,	0xf,	8,	false)
443*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_5,		18,	12,	0xf,	8,	false)
444*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_6,		18,	16,	0xf,	8,	false)
445*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_7,		18,	20,	0xf,	8,	false)
446*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_8,		18,	24,	0xf,	8,	false)
447*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_9,		18,	28,	0xf,	8,	false)
448*4882a593Smuzhiyun 	MUX_CFG(DA830, EMA_WAIT_0,	19,	0,	0xf,	1,	false)
449*4882a593Smuzhiyun 	MUX_CFG(DA830, NUHPI_HRDY,	19,	0,	0xf,	2,	false)
450*4882a593Smuzhiyun 	MUX_CFG(DA830, GPIO2_10,	19,	0,	0xf,	8,	false)
451*4882a593Smuzhiyun #endif
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun const short da830_emif25_pins[] __initconst = {
455*4882a593Smuzhiyun 	DA830_EMA_D_0, DA830_EMA_D_1, DA830_EMA_D_2, DA830_EMA_D_3,
456*4882a593Smuzhiyun 	DA830_EMA_D_4, DA830_EMA_D_5, DA830_EMA_D_6, DA830_EMA_D_7,
457*4882a593Smuzhiyun 	DA830_EMA_D_8, DA830_EMA_D_9, DA830_EMA_D_10, DA830_EMA_D_11,
458*4882a593Smuzhiyun 	DA830_EMA_D_12, DA830_EMA_D_13, DA830_EMA_D_14, DA830_EMA_D_15,
459*4882a593Smuzhiyun 	DA830_EMA_A_0, DA830_EMA_A_1, DA830_EMA_A_2, DA830_EMA_A_3,
460*4882a593Smuzhiyun 	DA830_EMA_A_4, DA830_EMA_A_5, DA830_EMA_A_6, DA830_EMA_A_7,
461*4882a593Smuzhiyun 	DA830_EMA_A_8, DA830_EMA_A_9, DA830_EMA_A_10, DA830_EMA_A_11,
462*4882a593Smuzhiyun 	DA830_EMA_A_12, DA830_EMA_BA_0, DA830_EMA_BA_1, DA830_EMA_CLK,
463*4882a593Smuzhiyun 	DA830_EMA_SDCKE, DA830_NEMA_CS_4, DA830_NEMA_CS_5, DA830_NEMA_WE,
464*4882a593Smuzhiyun 	DA830_NEMA_CS_0, DA830_NEMA_CS_2, DA830_NEMA_CS_3, DA830_NEMA_OE,
465*4882a593Smuzhiyun 	DA830_NEMA_WE_DQM_1, DA830_NEMA_WE_DQM_0, DA830_EMA_WAIT_0,
466*4882a593Smuzhiyun 	-1
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun const short da830_spi0_pins[] __initconst = {
470*4882a593Smuzhiyun 	DA830_SPI0_SOMI_0, DA830_SPI0_SIMO_0, DA830_SPI0_CLK, DA830_NSPI0_ENA,
471*4882a593Smuzhiyun 	DA830_NSPI0_SCS_0,
472*4882a593Smuzhiyun 	-1
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun const short da830_spi1_pins[] __initconst = {
476*4882a593Smuzhiyun 	DA830_SPI1_SOMI_0, DA830_SPI1_SIMO_0, DA830_SPI1_CLK, DA830_NSPI1_ENA,
477*4882a593Smuzhiyun 	DA830_NSPI1_SCS_0,
478*4882a593Smuzhiyun 	-1
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun const short da830_mmc_sd_pins[] __initconst = {
482*4882a593Smuzhiyun 	DA830_MMCSD_DAT_0, DA830_MMCSD_DAT_1, DA830_MMCSD_DAT_2,
483*4882a593Smuzhiyun 	DA830_MMCSD_DAT_3, DA830_MMCSD_DAT_4, DA830_MMCSD_DAT_5,
484*4882a593Smuzhiyun 	DA830_MMCSD_DAT_6, DA830_MMCSD_DAT_7, DA830_MMCSD_CLK,
485*4882a593Smuzhiyun 	DA830_MMCSD_CMD,
486*4882a593Smuzhiyun 	-1
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun const short da830_uart0_pins[] __initconst = {
490*4882a593Smuzhiyun 	DA830_NUART0_CTS, DA830_NUART0_RTS, DA830_UART0_RXD, DA830_UART0_TXD,
491*4882a593Smuzhiyun 	-1
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun const short da830_uart1_pins[] __initconst = {
495*4882a593Smuzhiyun 	DA830_UART1_RXD, DA830_UART1_TXD,
496*4882a593Smuzhiyun 	-1
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun const short da830_uart2_pins[] __initconst = {
500*4882a593Smuzhiyun 	DA830_UART2_RXD, DA830_UART2_TXD,
501*4882a593Smuzhiyun 	-1
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun const short da830_usb20_pins[] __initconst = {
505*4882a593Smuzhiyun 	DA830_USB0_DRVVBUS, DA830_USB_REFCLKIN,
506*4882a593Smuzhiyun 	-1
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun const short da830_usb11_pins[] __initconst = {
510*4882a593Smuzhiyun 	DA830_USB_REFCLKIN,
511*4882a593Smuzhiyun 	-1
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun const short da830_uhpi_pins[] __initconst = {
515*4882a593Smuzhiyun 	DA830_UHPI_HD_0, DA830_UHPI_HD_1, DA830_UHPI_HD_2, DA830_UHPI_HD_3,
516*4882a593Smuzhiyun 	DA830_UHPI_HD_4, DA830_UHPI_HD_5, DA830_UHPI_HD_6, DA830_UHPI_HD_7,
517*4882a593Smuzhiyun 	DA830_UHPI_HD_8, DA830_UHPI_HD_9, DA830_UHPI_HD_10, DA830_UHPI_HD_11,
518*4882a593Smuzhiyun 	DA830_UHPI_HD_12, DA830_UHPI_HD_13, DA830_UHPI_HD_14, DA830_UHPI_HD_15,
519*4882a593Smuzhiyun 	DA830_UHPI_HCNTL0, DA830_UHPI_HCNTL1, DA830_UHPI_HHWIL, DA830_UHPI_HRNW,
520*4882a593Smuzhiyun 	DA830_NUHPI_HAS, DA830_NUHPI_HCS, DA830_NUHPI_HDS1, DA830_NUHPI_HDS2,
521*4882a593Smuzhiyun 	DA830_NUHPI_HINT, DA830_NUHPI_HRDY,
522*4882a593Smuzhiyun 	-1
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun const short da830_cpgmac_pins[] __initconst = {
526*4882a593Smuzhiyun 	DA830_RMII_TXD_0, DA830_RMII_TXD_1, DA830_RMII_TXEN, DA830_RMII_CRS_DV,
527*4882a593Smuzhiyun 	DA830_RMII_RXD_0, DA830_RMII_RXD_1, DA830_RMII_RXER, DA830_MDIO_CLK,
528*4882a593Smuzhiyun 	DA830_MDIO_D,
529*4882a593Smuzhiyun 	-1
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun const short da830_emif3c_pins[] __initconst = {
533*4882a593Smuzhiyun 	DA830_EMB_SDCKE, DA830_EMB_CLK_GLUE, DA830_EMB_CLK, DA830_NEMB_CS_0,
534*4882a593Smuzhiyun 	DA830_NEMB_CAS, DA830_NEMB_RAS, DA830_NEMB_WE, DA830_EMB_BA_1,
535*4882a593Smuzhiyun 	DA830_EMB_BA_0, DA830_EMB_A_0, DA830_EMB_A_1, DA830_EMB_A_2,
536*4882a593Smuzhiyun 	DA830_EMB_A_3, DA830_EMB_A_4, DA830_EMB_A_5, DA830_EMB_A_6,
537*4882a593Smuzhiyun 	DA830_EMB_A_7, DA830_EMB_A_8, DA830_EMB_A_9, DA830_EMB_A_10,
538*4882a593Smuzhiyun 	DA830_EMB_A_11, DA830_EMB_A_12, DA830_NEMB_WE_DQM_3,
539*4882a593Smuzhiyun 	DA830_NEMB_WE_DQM_2, DA830_EMB_D_0, DA830_EMB_D_1, DA830_EMB_D_2,
540*4882a593Smuzhiyun 	DA830_EMB_D_3, DA830_EMB_D_4, DA830_EMB_D_5, DA830_EMB_D_6,
541*4882a593Smuzhiyun 	DA830_EMB_D_7, DA830_EMB_D_8, DA830_EMB_D_9, DA830_EMB_D_10,
542*4882a593Smuzhiyun 	DA830_EMB_D_11, DA830_EMB_D_12, DA830_EMB_D_13, DA830_EMB_D_14,
543*4882a593Smuzhiyun 	DA830_EMB_D_15, DA830_EMB_D_16, DA830_EMB_D_17, DA830_EMB_D_18,
544*4882a593Smuzhiyun 	DA830_EMB_D_19, DA830_EMB_D_20, DA830_EMB_D_21, DA830_EMB_D_22,
545*4882a593Smuzhiyun 	DA830_EMB_D_23, DA830_EMB_D_24, DA830_EMB_D_25, DA830_EMB_D_26,
546*4882a593Smuzhiyun 	DA830_EMB_D_27, DA830_EMB_D_28, DA830_EMB_D_29, DA830_EMB_D_30,
547*4882a593Smuzhiyun 	DA830_EMB_D_31, DA830_NEMB_WE_DQM_1, DA830_NEMB_WE_DQM_0,
548*4882a593Smuzhiyun 	-1
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun const short da830_mcasp0_pins[] __initconst = {
552*4882a593Smuzhiyun 	DA830_AHCLKX0, DA830_ACLKX0, DA830_AFSX0,
553*4882a593Smuzhiyun 	DA830_AHCLKR0, DA830_ACLKR0, DA830_AFSR0, DA830_AMUTE0,
554*4882a593Smuzhiyun 	DA830_AXR0_0, DA830_AXR0_1, DA830_AXR0_2, DA830_AXR0_3,
555*4882a593Smuzhiyun 	DA830_AXR0_4, DA830_AXR0_5, DA830_AXR0_6, DA830_AXR0_7,
556*4882a593Smuzhiyun 	DA830_AXR0_8, DA830_AXR0_9, DA830_AXR0_10, DA830_AXR0_11,
557*4882a593Smuzhiyun 	DA830_AXR0_12, DA830_AXR0_13, DA830_AXR0_14, DA830_AXR0_15,
558*4882a593Smuzhiyun 	-1
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun const short da830_mcasp1_pins[] __initconst = {
562*4882a593Smuzhiyun 	DA830_AHCLKX1, DA830_ACLKX1, DA830_AFSX1,
563*4882a593Smuzhiyun 	DA830_AHCLKR1, DA830_ACLKR1, DA830_AFSR1, DA830_AMUTE1,
564*4882a593Smuzhiyun 	DA830_AXR1_0, DA830_AXR1_1, DA830_AXR1_2, DA830_AXR1_3,
565*4882a593Smuzhiyun 	DA830_AXR1_4, DA830_AXR1_5, DA830_AXR1_6, DA830_AXR1_7,
566*4882a593Smuzhiyun 	DA830_AXR1_8, DA830_AXR1_9, DA830_AXR1_10, DA830_AXR1_11,
567*4882a593Smuzhiyun 	-1
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun const short da830_mcasp2_pins[] __initconst = {
571*4882a593Smuzhiyun 	DA830_AHCLKX2, DA830_ACLKX2, DA830_AFSX2,
572*4882a593Smuzhiyun 	DA830_AHCLKR2, DA830_ACLKR2, DA830_AFSR2, DA830_AMUTE2,
573*4882a593Smuzhiyun 	DA830_AXR2_0, DA830_AXR2_1, DA830_AXR2_2, DA830_AXR2_3,
574*4882a593Smuzhiyun 	-1
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun const short da830_i2c0_pins[] __initconst = {
578*4882a593Smuzhiyun 	DA830_I2C0_SDA, DA830_I2C0_SCL,
579*4882a593Smuzhiyun 	-1
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun const short da830_i2c1_pins[] __initconst = {
583*4882a593Smuzhiyun 	DA830_I2C1_SCL, DA830_I2C1_SDA,
584*4882a593Smuzhiyun 	-1
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun const short da830_lcdcntl_pins[] __initconst = {
588*4882a593Smuzhiyun 	DA830_LCD_D_0, DA830_LCD_D_1, DA830_LCD_D_2, DA830_LCD_D_3,
589*4882a593Smuzhiyun 	DA830_LCD_D_4, DA830_LCD_D_5, DA830_LCD_D_6, DA830_LCD_D_7,
590*4882a593Smuzhiyun 	DA830_LCD_D_8, DA830_LCD_D_9, DA830_LCD_D_10, DA830_LCD_D_11,
591*4882a593Smuzhiyun 	DA830_LCD_D_12, DA830_LCD_D_13, DA830_LCD_D_14, DA830_LCD_D_15,
592*4882a593Smuzhiyun 	DA830_LCD_PCLK, DA830_LCD_HSYNC, DA830_LCD_VSYNC, DA830_NLCD_AC_ENB_CS,
593*4882a593Smuzhiyun 	DA830_LCD_MCLK,
594*4882a593Smuzhiyun 	-1
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun const short da830_pwm_pins[] __initconst = {
598*4882a593Smuzhiyun 	DA830_ECAP0_APWM0, DA830_ECAP1_APWM1, DA830_EPWM0B, DA830_EPWM0A,
599*4882a593Smuzhiyun 	DA830_EPWMSYNCI, DA830_EPWMSYNC0, DA830_ECAP2_APWM2, DA830_EHRPWMGLUETZ,
600*4882a593Smuzhiyun 	DA830_EPWM2B, DA830_EPWM2A, DA830_EPWM1B, DA830_EPWM1A,
601*4882a593Smuzhiyun 	-1
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun const short da830_ecap0_pins[] __initconst = {
605*4882a593Smuzhiyun 	DA830_ECAP0_APWM0,
606*4882a593Smuzhiyun 	-1
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun const short da830_ecap1_pins[] __initconst = {
610*4882a593Smuzhiyun 	DA830_ECAP1_APWM1,
611*4882a593Smuzhiyun 	-1
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun const short da830_ecap2_pins[] __initconst = {
615*4882a593Smuzhiyun 	DA830_ECAP2_APWM2,
616*4882a593Smuzhiyun 	-1
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun const short da830_eqep0_pins[] __initconst = {
620*4882a593Smuzhiyun 	DA830_EQEP0I, DA830_EQEP0S, DA830_EQEP0A, DA830_EQEP0B,
621*4882a593Smuzhiyun 	-1
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun const short da830_eqep1_pins[] __initconst = {
625*4882a593Smuzhiyun 	DA830_EQEP1I, DA830_EQEP1S, DA830_EQEP1A, DA830_EQEP1B,
626*4882a593Smuzhiyun 	-1
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun static struct map_desc da830_io_desc[] = {
630*4882a593Smuzhiyun 	{
631*4882a593Smuzhiyun 		.virtual	= IO_VIRT,
632*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(IO_PHYS),
633*4882a593Smuzhiyun 		.length		= IO_SIZE,
634*4882a593Smuzhiyun 		.type		= MT_DEVICE
635*4882a593Smuzhiyun 	},
636*4882a593Smuzhiyun 	{
637*4882a593Smuzhiyun 		.virtual	= DA8XX_CP_INTC_VIRT,
638*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(DA8XX_CP_INTC_BASE),
639*4882a593Smuzhiyun 		.length		= DA8XX_CP_INTC_SIZE,
640*4882a593Smuzhiyun 		.type		= MT_DEVICE
641*4882a593Smuzhiyun 	},
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /* Contents of JTAG ID register used to identify exact cpu type */
645*4882a593Smuzhiyun static struct davinci_id da830_ids[] = {
646*4882a593Smuzhiyun 	{
647*4882a593Smuzhiyun 		.variant	= 0x0,
648*4882a593Smuzhiyun 		.part_no	= 0xb7df,
649*4882a593Smuzhiyun 		.manufacturer	= 0x017,	/* 0x02f >> 1 */
650*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DA830,
651*4882a593Smuzhiyun 		.name		= "da830/omap-l137 rev1.0",
652*4882a593Smuzhiyun 	},
653*4882a593Smuzhiyun 	{
654*4882a593Smuzhiyun 		.variant	= 0x8,
655*4882a593Smuzhiyun 		.part_no	= 0xb7df,
656*4882a593Smuzhiyun 		.manufacturer	= 0x017,
657*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DA830,
658*4882a593Smuzhiyun 		.name		= "da830/omap-l137 rev1.1",
659*4882a593Smuzhiyun 	},
660*4882a593Smuzhiyun 	{
661*4882a593Smuzhiyun 		.variant	= 0x9,
662*4882a593Smuzhiyun 		.part_no	= 0xb7df,
663*4882a593Smuzhiyun 		.manufacturer	= 0x017,
664*4882a593Smuzhiyun 		.cpu_id		= DAVINCI_CPU_ID_DA830,
665*4882a593Smuzhiyun 		.name		= "da830/omap-l137 rev2.0",
666*4882a593Smuzhiyun 	},
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun static struct davinci_gpio_platform_data da830_gpio_platform_data = {
670*4882a593Smuzhiyun 	.no_auto_base	= true,
671*4882a593Smuzhiyun 	.base		= 0,
672*4882a593Smuzhiyun 	.ngpio		= 128,
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
da830_register_gpio(void)675*4882a593Smuzhiyun int __init da830_register_gpio(void)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	return da8xx_register_gpio(&da830_gpio_platform_data);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun  * Bottom half of timer0 is used both for clock even and clocksource.
682*4882a593Smuzhiyun  * Top half is used by DSP.
683*4882a593Smuzhiyun  */
684*4882a593Smuzhiyun static const struct davinci_timer_cfg da830_timer_cfg = {
685*4882a593Smuzhiyun 	.reg = DEFINE_RES_IO(DA8XX_TIMER64P0_BASE, SZ_4K),
686*4882a593Smuzhiyun 	.irq = {
687*4882a593Smuzhiyun 		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_DA830_T12CMPINT0_0)),
688*4882a593Smuzhiyun 		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_DA8XX_TINT12_0)),
689*4882a593Smuzhiyun 	},
690*4882a593Smuzhiyun 	.cmp_off = DA830_CMP12_0,
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const struct davinci_soc_info davinci_soc_info_da830 = {
694*4882a593Smuzhiyun 	.io_desc		= da830_io_desc,
695*4882a593Smuzhiyun 	.io_desc_num		= ARRAY_SIZE(da830_io_desc),
696*4882a593Smuzhiyun 	.jtag_id_reg		= DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
697*4882a593Smuzhiyun 	.ids			= da830_ids,
698*4882a593Smuzhiyun 	.ids_num		= ARRAY_SIZE(da830_ids),
699*4882a593Smuzhiyun 	.pinmux_base		= DA8XX_SYSCFG0_BASE + 0x120,
700*4882a593Smuzhiyun 	.pinmux_pins		= da830_pins,
701*4882a593Smuzhiyun 	.pinmux_pins_num	= ARRAY_SIZE(da830_pins),
702*4882a593Smuzhiyun 	.emac_pdata		= &da8xx_emac_pdata,
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
da830_init(void)705*4882a593Smuzhiyun void __init da830_init(void)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	davinci_common_init(&davinci_soc_info_da830);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
710*4882a593Smuzhiyun 	WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module");
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static const struct davinci_cp_intc_config da830_cp_intc_config = {
714*4882a593Smuzhiyun 	.reg = {
715*4882a593Smuzhiyun 		.start		= DA8XX_CP_INTC_BASE,
716*4882a593Smuzhiyun 		.end		= DA8XX_CP_INTC_BASE + SZ_8K - 1,
717*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
718*4882a593Smuzhiyun 	},
719*4882a593Smuzhiyun 	.num_irqs		= DA830_N_CP_INTC_IRQ,
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
da830_init_irq(void)722*4882a593Smuzhiyun void __init da830_init_irq(void)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	davinci_cp_intc_init(&da830_cp_intc_config);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
da830_init_time(void)727*4882a593Smuzhiyun void __init da830_init_time(void)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	void __iomem *pll;
730*4882a593Smuzhiyun 	struct clk *clk;
731*4882a593Smuzhiyun 	int rv;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DA830_REF_FREQ);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	pll = ioremap(DA8XX_PLL0_BASE, SZ_4K);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	da830_pll_init(NULL, pll, NULL);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	clk = clk_get(NULL, "timer0");
740*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk))) {
741*4882a593Smuzhiyun 		pr_err("Unable to get the timer clock\n");
742*4882a593Smuzhiyun 		return;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	rv = davinci_timer_register(clk, &da830_timer_cfg);
746*4882a593Smuzhiyun 	WARN(rv, "Unable to register the timer: %d\n", rv);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static struct resource da830_psc0_resources[] = {
750*4882a593Smuzhiyun 	{
751*4882a593Smuzhiyun 		.start	= DA8XX_PSC0_BASE,
752*4882a593Smuzhiyun 		.end	= DA8XX_PSC0_BASE + SZ_4K - 1,
753*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
754*4882a593Smuzhiyun 	},
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static struct platform_device da830_psc0_device = {
758*4882a593Smuzhiyun 	.name		= "da830-psc0",
759*4882a593Smuzhiyun 	.id		= -1,
760*4882a593Smuzhiyun 	.resource	= da830_psc0_resources,
761*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(da830_psc0_resources),
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun static struct resource da830_psc1_resources[] = {
765*4882a593Smuzhiyun 	{
766*4882a593Smuzhiyun 		.start	= DA8XX_PSC1_BASE,
767*4882a593Smuzhiyun 		.end	= DA8XX_PSC1_BASE + SZ_4K - 1,
768*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
769*4882a593Smuzhiyun 	},
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static struct platform_device da830_psc1_device = {
773*4882a593Smuzhiyun 	.name		= "da830-psc1",
774*4882a593Smuzhiyun 	.id		= -1,
775*4882a593Smuzhiyun 	.resource	= da830_psc1_resources,
776*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(da830_psc1_resources),
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
da830_register_clocks(void)779*4882a593Smuzhiyun void __init da830_register_clocks(void)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	/* PLL is registered in da830_init_time() */
782*4882a593Smuzhiyun 	platform_device_register(&da830_psc0_device);
783*4882a593Smuzhiyun 	platform_device_register(&da830_psc1_device);
784*4882a593Smuzhiyun }
785