1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI DaVinci DM646X EVM board
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Derived from: arch/arm/mach-davinci/board-evm.c
5*4882a593Smuzhiyun * Copyright (C) 2006 Texas Instruments.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * (C) 2007-2008, MontaVista Software, Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
10*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any
11*4882a593Smuzhiyun * kind, whether express or implied.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /**************************************************************************
16*4882a593Smuzhiyun * Included Files
17*4882a593Smuzhiyun **************************************************************************/
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/leds.h>
22*4882a593Smuzhiyun #include <linux/gpio.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/i2c.h>
25*4882a593Smuzhiyun #include <linux/property.h>
26*4882a593Smuzhiyun #include <linux/platform_data/pcf857x.h>
27*4882a593Smuzhiyun #include <linux/platform_data/ti-aemif.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <media/i2c/tvp514x.h>
30*4882a593Smuzhiyun #include <media/i2c/adv7343.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
33*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
34*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
35*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
36*4882a593Smuzhiyun #include <linux/clk.h>
37*4882a593Smuzhiyun #include <linux/export.h>
38*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
39*4882a593Smuzhiyun #include <linux/platform_data/i2c-davinci.h>
40*4882a593Smuzhiyun #include <linux/platform_data/mtd-davinci.h>
41*4882a593Smuzhiyun #include <linux/platform_data/mtd-davinci-aemif.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <asm/mach-types.h>
44*4882a593Smuzhiyun #include <asm/mach/arch.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include <mach/common.h>
47*4882a593Smuzhiyun #include <mach/serial.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include "davinci.h"
50*4882a593Smuzhiyun #include "irqs.h"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define NAND_BLOCK_SIZE SZ_128K
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Note: We are setting first partition as 'bootloader' constituting UBL, U-Boot
55*4882a593Smuzhiyun * and U-Boot environment this avoids dependency on any particular combination
56*4882a593Smuzhiyun * of UBL, U-Boot or flashing tools etc.
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun static struct mtd_partition davinci_nand_partitions[] = {
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun /* UBL, U-Boot with environment */
61*4882a593Smuzhiyun .name = "bootloader",
62*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
63*4882a593Smuzhiyun .size = 16 * NAND_BLOCK_SIZE,
64*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force read-only */
65*4882a593Smuzhiyun }, {
66*4882a593Smuzhiyun .name = "kernel",
67*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
68*4882a593Smuzhiyun .size = SZ_4M,
69*4882a593Smuzhiyun .mask_flags = 0,
70*4882a593Smuzhiyun }, {
71*4882a593Smuzhiyun .name = "filesystem",
72*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
73*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
74*4882a593Smuzhiyun .mask_flags = 0,
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct davinci_aemif_timing dm6467tevm_nandflash_timing = {
79*4882a593Smuzhiyun .wsetup = 29,
80*4882a593Smuzhiyun .wstrobe = 24,
81*4882a593Smuzhiyun .whold = 14,
82*4882a593Smuzhiyun .rsetup = 19,
83*4882a593Smuzhiyun .rstrobe = 33,
84*4882a593Smuzhiyun .rhold = 0,
85*4882a593Smuzhiyun .ta = 29,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct davinci_nand_pdata davinci_nand_data = {
89*4882a593Smuzhiyun .core_chipsel = 0,
90*4882a593Smuzhiyun .mask_cle = 0x80000,
91*4882a593Smuzhiyun .mask_ale = 0x40000,
92*4882a593Smuzhiyun .parts = davinci_nand_partitions,
93*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(davinci_nand_partitions),
94*4882a593Smuzhiyun .engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST,
95*4882a593Smuzhiyun .ecc_bits = 1,
96*4882a593Smuzhiyun .options = 0,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct resource davinci_nand_resources[] = {
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun .start = DM646X_ASYNC_EMIF_CS2_SPACE_BASE,
102*4882a593Smuzhiyun .end = DM646X_ASYNC_EMIF_CS2_SPACE_BASE + SZ_32M - 1,
103*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
104*4882a593Smuzhiyun }, {
105*4882a593Smuzhiyun .start = DM646X_ASYNC_EMIF_CONTROL_BASE,
106*4882a593Smuzhiyun .end = DM646X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
107*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct platform_device davinci_aemif_devices[] = {
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun .name = "davinci_nand",
114*4882a593Smuzhiyun .id = 0,
115*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(davinci_nand_resources),
116*4882a593Smuzhiyun .resource = davinci_nand_resources,
117*4882a593Smuzhiyun .dev = {
118*4882a593Smuzhiyun .platform_data = &davinci_nand_data,
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct resource davinci_aemif_resources[] = {
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun .start = DM646X_ASYNC_EMIF_CONTROL_BASE,
126*4882a593Smuzhiyun .end = DM646X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
127*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static struct aemif_abus_data davinci_aemif_abus_data[] = {
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun .cs = 1,
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static struct aemif_platform_data davinci_aemif_pdata = {
138*4882a593Smuzhiyun .abus_data = davinci_aemif_abus_data,
139*4882a593Smuzhiyun .num_abus_data = ARRAY_SIZE(davinci_aemif_abus_data),
140*4882a593Smuzhiyun .sub_devices = davinci_aemif_devices,
141*4882a593Smuzhiyun .num_sub_devices = ARRAY_SIZE(davinci_aemif_devices),
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct platform_device davinci_aemif_device = {
145*4882a593Smuzhiyun .name = "ti-aemif",
146*4882a593Smuzhiyun .id = -1,
147*4882a593Smuzhiyun .dev = {
148*4882a593Smuzhiyun .platform_data = &davinci_aemif_pdata,
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun .resource = davinci_aemif_resources,
151*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(davinci_aemif_resources),
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define HAS_ATA (IS_ENABLED(CONFIG_BLK_DEV_PALMCHIP_BK3710) || \
155*4882a593Smuzhiyun IS_ENABLED(CONFIG_PATA_BK3710))
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #ifdef CONFIG_I2C
158*4882a593Smuzhiyun /* CPLD Register 0 bits to control ATA */
159*4882a593Smuzhiyun #define DM646X_EVM_ATA_RST BIT(0)
160*4882a593Smuzhiyun #define DM646X_EVM_ATA_PWD BIT(1)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* CPLD Register 0 Client: used for I/O Control */
cpld_reg0_probe(struct i2c_client * client)163*4882a593Smuzhiyun static int cpld_reg0_probe(struct i2c_client *client)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun if (HAS_ATA) {
166*4882a593Smuzhiyun u8 data;
167*4882a593Smuzhiyun struct i2c_msg msg[2] = {
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun .addr = client->addr,
170*4882a593Smuzhiyun .flags = I2C_M_RD,
171*4882a593Smuzhiyun .len = 1,
172*4882a593Smuzhiyun .buf = &data,
173*4882a593Smuzhiyun },
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun .addr = client->addr,
176*4882a593Smuzhiyun .flags = 0,
177*4882a593Smuzhiyun .len = 1,
178*4882a593Smuzhiyun .buf = &data,
179*4882a593Smuzhiyun },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Clear ATA_RSTn and ATA_PWD bits to enable ATA operation. */
183*4882a593Smuzhiyun i2c_transfer(client->adapter, msg, 1);
184*4882a593Smuzhiyun data &= ~(DM646X_EVM_ATA_RST | DM646X_EVM_ATA_PWD);
185*4882a593Smuzhiyun i2c_transfer(client->adapter, msg + 1, 1);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct i2c_device_id cpld_reg_ids[] = {
192*4882a593Smuzhiyun { "cpld_reg0", 0, },
193*4882a593Smuzhiyun { },
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static struct i2c_driver dm6467evm_cpld_driver = {
197*4882a593Smuzhiyun .driver.name = "cpld_reg0",
198*4882a593Smuzhiyun .id_table = cpld_reg_ids,
199*4882a593Smuzhiyun .probe_new = cpld_reg0_probe,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* LEDS */
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static struct gpio_led evm_leds[] = {
205*4882a593Smuzhiyun { .name = "DS1", .active_low = 1, },
206*4882a593Smuzhiyun { .name = "DS2", .active_low = 1, },
207*4882a593Smuzhiyun { .name = "DS3", .active_low = 1, },
208*4882a593Smuzhiyun { .name = "DS4", .active_low = 1, },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static const struct gpio_led_platform_data evm_led_data = {
212*4882a593Smuzhiyun .num_leds = ARRAY_SIZE(evm_leds),
213*4882a593Smuzhiyun .leds = evm_leds,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct platform_device *evm_led_dev;
217*4882a593Smuzhiyun
evm_led_setup(struct i2c_client * client,int gpio,unsigned int ngpio,void * c)218*4882a593Smuzhiyun static int evm_led_setup(struct i2c_client *client, int gpio,
219*4882a593Smuzhiyun unsigned int ngpio, void *c)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct gpio_led *leds = evm_leds;
222*4882a593Smuzhiyun int status;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun while (ngpio--) {
225*4882a593Smuzhiyun leds->gpio = gpio++;
226*4882a593Smuzhiyun leds++;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun evm_led_dev = platform_device_alloc("leds-gpio", 0);
230*4882a593Smuzhiyun platform_device_add_data(evm_led_dev, &evm_led_data,
231*4882a593Smuzhiyun sizeof(evm_led_data));
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun evm_led_dev->dev.parent = &client->dev;
234*4882a593Smuzhiyun status = platform_device_add(evm_led_dev);
235*4882a593Smuzhiyun if (status < 0) {
236*4882a593Smuzhiyun platform_device_put(evm_led_dev);
237*4882a593Smuzhiyun evm_led_dev = NULL;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun return status;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
evm_led_teardown(struct i2c_client * client,int gpio,unsigned ngpio,void * c)242*4882a593Smuzhiyun static int evm_led_teardown(struct i2c_client *client, int gpio,
243*4882a593Smuzhiyun unsigned ngpio, void *c)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun if (evm_led_dev) {
246*4882a593Smuzhiyun platform_device_unregister(evm_led_dev);
247*4882a593Smuzhiyun evm_led_dev = NULL;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static int evm_sw_gpio[4] = { -EINVAL, -EINVAL, -EINVAL, -EINVAL };
253*4882a593Smuzhiyun
evm_sw_setup(struct i2c_client * client,int gpio,unsigned ngpio,void * c)254*4882a593Smuzhiyun static int evm_sw_setup(struct i2c_client *client, int gpio,
255*4882a593Smuzhiyun unsigned ngpio, void *c)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun int status;
258*4882a593Smuzhiyun int i;
259*4882a593Smuzhiyun char label[10];
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun for (i = 0; i < 4; ++i) {
262*4882a593Smuzhiyun snprintf(label, 10, "user_sw%d", i);
263*4882a593Smuzhiyun status = gpio_request(gpio, label);
264*4882a593Smuzhiyun if (status)
265*4882a593Smuzhiyun goto out_free;
266*4882a593Smuzhiyun evm_sw_gpio[i] = gpio++;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun status = gpio_direction_input(evm_sw_gpio[i]);
269*4882a593Smuzhiyun if (status)
270*4882a593Smuzhiyun goto out_free;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun status = gpio_export(evm_sw_gpio[i], 0);
273*4882a593Smuzhiyun if (status)
274*4882a593Smuzhiyun goto out_free;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun out_free:
279*4882a593Smuzhiyun for (i = 0; i < 4; ++i) {
280*4882a593Smuzhiyun if (evm_sw_gpio[i] != -EINVAL) {
281*4882a593Smuzhiyun gpio_free(evm_sw_gpio[i]);
282*4882a593Smuzhiyun evm_sw_gpio[i] = -EINVAL;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun return status;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
evm_sw_teardown(struct i2c_client * client,int gpio,unsigned ngpio,void * c)288*4882a593Smuzhiyun static int evm_sw_teardown(struct i2c_client *client, int gpio,
289*4882a593Smuzhiyun unsigned ngpio, void *c)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun int i;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun for (i = 0; i < 4; ++i) {
294*4882a593Smuzhiyun if (evm_sw_gpio[i] != -EINVAL) {
295*4882a593Smuzhiyun gpio_unexport(evm_sw_gpio[i]);
296*4882a593Smuzhiyun gpio_free(evm_sw_gpio[i]);
297*4882a593Smuzhiyun evm_sw_gpio[i] = -EINVAL;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
evm_pcf_setup(struct i2c_client * client,int gpio,unsigned int ngpio,void * c)303*4882a593Smuzhiyun static int evm_pcf_setup(struct i2c_client *client, int gpio,
304*4882a593Smuzhiyun unsigned int ngpio, void *c)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun int status;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (ngpio < 8)
309*4882a593Smuzhiyun return -EINVAL;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun status = evm_sw_setup(client, gpio, 4, c);
312*4882a593Smuzhiyun if (status)
313*4882a593Smuzhiyun return status;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return evm_led_setup(client, gpio+4, 4, c);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
evm_pcf_teardown(struct i2c_client * client,int gpio,unsigned int ngpio,void * c)318*4882a593Smuzhiyun static int evm_pcf_teardown(struct i2c_client *client, int gpio,
319*4882a593Smuzhiyun unsigned int ngpio, void *c)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun BUG_ON(ngpio < 8);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun evm_sw_teardown(client, gpio, 4, c);
324*4882a593Smuzhiyun evm_led_teardown(client, gpio+4, 4, c);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static struct pcf857x_platform_data pcf_data = {
330*4882a593Smuzhiyun .gpio_base = DAVINCI_N_GPIO+1,
331*4882a593Smuzhiyun .setup = evm_pcf_setup,
332*4882a593Smuzhiyun .teardown = evm_pcf_teardown,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Most of this EEPROM is unused, but U-Boot uses some data:
336*4882a593Smuzhiyun * - 0x7f00, 6 bytes Ethernet Address
337*4882a593Smuzhiyun * - ... newer boards may have more
338*4882a593Smuzhiyun */
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static struct nvmem_cell_info dm646x_evm_nvmem_cells[] = {
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun .name = "macaddr",
343*4882a593Smuzhiyun .offset = 0x7f00,
344*4882a593Smuzhiyun .bytes = ETH_ALEN,
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static struct nvmem_cell_table dm646x_evm_nvmem_cell_table = {
349*4882a593Smuzhiyun .nvmem_name = "1-00500",
350*4882a593Smuzhiyun .cells = dm646x_evm_nvmem_cells,
351*4882a593Smuzhiyun .ncells = ARRAY_SIZE(dm646x_evm_nvmem_cells),
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static struct nvmem_cell_lookup dm646x_evm_nvmem_cell_lookup = {
355*4882a593Smuzhiyun .nvmem_name = "1-00500",
356*4882a593Smuzhiyun .cell_name = "macaddr",
357*4882a593Smuzhiyun .dev_id = "davinci_emac.1",
358*4882a593Smuzhiyun .con_id = "mac-address",
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static const struct property_entry eeprom_properties[] = {
362*4882a593Smuzhiyun PROPERTY_ENTRY_U32("pagesize", 64),
363*4882a593Smuzhiyun { }
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun #endif
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static u8 dm646x_iis_serializer_direction[] = {
368*4882a593Smuzhiyun TX_MODE, RX_MODE, INACTIVE_MODE, INACTIVE_MODE,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static u8 dm646x_dit_serializer_direction[] = {
372*4882a593Smuzhiyun TX_MODE,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static struct snd_platform_data dm646x_evm_snd_data[] = {
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun .tx_dma_offset = 0x400,
378*4882a593Smuzhiyun .rx_dma_offset = 0x400,
379*4882a593Smuzhiyun .op_mode = DAVINCI_MCASP_IIS_MODE,
380*4882a593Smuzhiyun .num_serializer = ARRAY_SIZE(dm646x_iis_serializer_direction),
381*4882a593Smuzhiyun .tdm_slots = 2,
382*4882a593Smuzhiyun .serial_dir = dm646x_iis_serializer_direction,
383*4882a593Smuzhiyun .asp_chan_q = EVENTQ_0,
384*4882a593Smuzhiyun },
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun .tx_dma_offset = 0x400,
387*4882a593Smuzhiyun .rx_dma_offset = 0,
388*4882a593Smuzhiyun .op_mode = DAVINCI_MCASP_DIT_MODE,
389*4882a593Smuzhiyun .num_serializer = ARRAY_SIZE(dm646x_dit_serializer_direction),
390*4882a593Smuzhiyun .tdm_slots = 32,
391*4882a593Smuzhiyun .serial_dir = dm646x_dit_serializer_direction,
392*4882a593Smuzhiyun .asp_chan_q = EVENTQ_0,
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun #ifdef CONFIG_I2C
397*4882a593Smuzhiyun static struct i2c_client *cpld_client;
398*4882a593Smuzhiyun
cpld_video_probe(struct i2c_client * client)399*4882a593Smuzhiyun static int cpld_video_probe(struct i2c_client *client)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun cpld_client = client;
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
cpld_video_remove(struct i2c_client * client)405*4882a593Smuzhiyun static int cpld_video_remove(struct i2c_client *client)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun cpld_client = NULL;
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static const struct i2c_device_id cpld_video_id[] = {
412*4882a593Smuzhiyun { "cpld_video", 0 },
413*4882a593Smuzhiyun { }
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static struct i2c_driver cpld_video_driver = {
417*4882a593Smuzhiyun .driver = {
418*4882a593Smuzhiyun .name = "cpld_video",
419*4882a593Smuzhiyun },
420*4882a593Smuzhiyun .probe_new = cpld_video_probe,
421*4882a593Smuzhiyun .remove = cpld_video_remove,
422*4882a593Smuzhiyun .id_table = cpld_video_id,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun
evm_init_cpld(void)425*4882a593Smuzhiyun static void evm_init_cpld(void)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun i2c_add_driver(&cpld_video_driver);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static struct i2c_board_info __initdata i2c_info[] = {
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun I2C_BOARD_INFO("24c256", 0x50),
433*4882a593Smuzhiyun .properties = eeprom_properties,
434*4882a593Smuzhiyun },
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun I2C_BOARD_INFO("pcf8574a", 0x38),
437*4882a593Smuzhiyun .platform_data = &pcf_data,
438*4882a593Smuzhiyun },
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun I2C_BOARD_INFO("cpld_reg0", 0x3a),
441*4882a593Smuzhiyun },
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun I2C_BOARD_INFO("tlv320aic33", 0x18),
444*4882a593Smuzhiyun },
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun I2C_BOARD_INFO("cpld_video", 0x3b),
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static struct davinci_i2c_platform_data i2c_pdata = {
451*4882a593Smuzhiyun .bus_freq = 100 /* kHz */,
452*4882a593Smuzhiyun .bus_delay = 0 /* usec */,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun #define VCH2CLK_MASK (BIT_MASK(10) | BIT_MASK(9) | BIT_MASK(8))
456*4882a593Smuzhiyun #define VCH2CLK_SYSCLK8 (BIT(9))
457*4882a593Smuzhiyun #define VCH2CLK_AUXCLK (BIT(9) | BIT(8))
458*4882a593Smuzhiyun #define VCH3CLK_MASK (BIT_MASK(14) | BIT_MASK(13) | BIT_MASK(12))
459*4882a593Smuzhiyun #define VCH3CLK_SYSCLK8 (BIT(13))
460*4882a593Smuzhiyun #define VCH3CLK_AUXCLK (BIT(14) | BIT(13))
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun #define VIDCH2CLK (BIT(10))
463*4882a593Smuzhiyun #define VIDCH3CLK (BIT(11))
464*4882a593Smuzhiyun #define VIDCH1CLK (BIT(4))
465*4882a593Smuzhiyun #define TVP7002_INPUT (BIT(4))
466*4882a593Smuzhiyun #define TVP5147_INPUT (~BIT(4))
467*4882a593Smuzhiyun #define VPIF_INPUT_ONE_CHANNEL (BIT(5))
468*4882a593Smuzhiyun #define VPIF_INPUT_TWO_CHANNEL (~BIT(5))
469*4882a593Smuzhiyun #define TVP5147_CH0 "tvp514x-0"
470*4882a593Smuzhiyun #define TVP5147_CH1 "tvp514x-1"
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* spin lock for updating above registers */
473*4882a593Smuzhiyun static spinlock_t vpif_reg_lock;
474*4882a593Smuzhiyun
set_vpif_clock(int mux_mode,int hd)475*4882a593Smuzhiyun static int set_vpif_clock(int mux_mode, int hd)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun unsigned long flags;
478*4882a593Smuzhiyun unsigned int value;
479*4882a593Smuzhiyun int val = 0;
480*4882a593Smuzhiyun int err = 0;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (!cpld_client)
483*4882a593Smuzhiyun return -ENXIO;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* disable the clock */
486*4882a593Smuzhiyun spin_lock_irqsave(&vpif_reg_lock, flags);
487*4882a593Smuzhiyun value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
488*4882a593Smuzhiyun value |= (VIDCH3CLK | VIDCH2CLK);
489*4882a593Smuzhiyun __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
490*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_reg_lock, flags);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun val = i2c_smbus_read_byte(cpld_client);
493*4882a593Smuzhiyun if (val < 0)
494*4882a593Smuzhiyun return val;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (mux_mode == 1)
497*4882a593Smuzhiyun val &= ~0x40;
498*4882a593Smuzhiyun else
499*4882a593Smuzhiyun val |= 0x40;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun err = i2c_smbus_write_byte(cpld_client, val);
502*4882a593Smuzhiyun if (err)
503*4882a593Smuzhiyun return err;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VIDCLKCTL));
506*4882a593Smuzhiyun value &= ~(VCH2CLK_MASK);
507*4882a593Smuzhiyun value &= ~(VCH3CLK_MASK);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (hd >= 1)
510*4882a593Smuzhiyun value |= (VCH2CLK_SYSCLK8 | VCH3CLK_SYSCLK8);
511*4882a593Smuzhiyun else
512*4882a593Smuzhiyun value |= (VCH2CLK_AUXCLK | VCH3CLK_AUXCLK);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VIDCLKCTL));
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun spin_lock_irqsave(&vpif_reg_lock, flags);
517*4882a593Smuzhiyun value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
518*4882a593Smuzhiyun /* enable the clock */
519*4882a593Smuzhiyun value &= ~(VIDCH3CLK | VIDCH2CLK);
520*4882a593Smuzhiyun __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
521*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_reg_lock, flags);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static struct vpif_subdev_info dm646x_vpif_subdev[] = {
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun .name = "adv7343",
529*4882a593Smuzhiyun .board_info = {
530*4882a593Smuzhiyun I2C_BOARD_INFO("adv7343", 0x2a),
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun },
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun .name = "ths7303",
535*4882a593Smuzhiyun .board_info = {
536*4882a593Smuzhiyun I2C_BOARD_INFO("ths7303", 0x2c),
537*4882a593Smuzhiyun },
538*4882a593Smuzhiyun },
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const struct vpif_output dm6467_ch0_outputs[] = {
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun .output = {
544*4882a593Smuzhiyun .index = 0,
545*4882a593Smuzhiyun .name = "Composite",
546*4882a593Smuzhiyun .type = V4L2_OUTPUT_TYPE_ANALOG,
547*4882a593Smuzhiyun .capabilities = V4L2_OUT_CAP_STD,
548*4882a593Smuzhiyun .std = V4L2_STD_ALL,
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun .subdev_name = "adv7343",
551*4882a593Smuzhiyun .output_route = ADV7343_COMPOSITE_ID,
552*4882a593Smuzhiyun },
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun .output = {
555*4882a593Smuzhiyun .index = 1,
556*4882a593Smuzhiyun .name = "Component",
557*4882a593Smuzhiyun .type = V4L2_OUTPUT_TYPE_ANALOG,
558*4882a593Smuzhiyun .capabilities = V4L2_OUT_CAP_DV_TIMINGS,
559*4882a593Smuzhiyun },
560*4882a593Smuzhiyun .subdev_name = "adv7343",
561*4882a593Smuzhiyun .output_route = ADV7343_COMPONENT_ID,
562*4882a593Smuzhiyun },
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun .output = {
565*4882a593Smuzhiyun .index = 2,
566*4882a593Smuzhiyun .name = "S-Video",
567*4882a593Smuzhiyun .type = V4L2_OUTPUT_TYPE_ANALOG,
568*4882a593Smuzhiyun .capabilities = V4L2_OUT_CAP_STD,
569*4882a593Smuzhiyun .std = V4L2_STD_ALL,
570*4882a593Smuzhiyun },
571*4882a593Smuzhiyun .subdev_name = "adv7343",
572*4882a593Smuzhiyun .output_route = ADV7343_SVIDEO_ID,
573*4882a593Smuzhiyun },
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static struct vpif_display_config dm646x_vpif_display_config = {
577*4882a593Smuzhiyun .set_clock = set_vpif_clock,
578*4882a593Smuzhiyun .subdevinfo = dm646x_vpif_subdev,
579*4882a593Smuzhiyun .subdev_count = ARRAY_SIZE(dm646x_vpif_subdev),
580*4882a593Smuzhiyun .i2c_adapter_id = 1,
581*4882a593Smuzhiyun .chan_config[0] = {
582*4882a593Smuzhiyun .outputs = dm6467_ch0_outputs,
583*4882a593Smuzhiyun .output_count = ARRAY_SIZE(dm6467_ch0_outputs),
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun .card_name = "DM646x EVM Video Display",
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /**
589*4882a593Smuzhiyun * setup_vpif_input_path()
590*4882a593Smuzhiyun * @channel: channel id (0 - CH0, 1 - CH1)
591*4882a593Smuzhiyun * @sub_dev_name: ptr sub device name
592*4882a593Smuzhiyun *
593*4882a593Smuzhiyun * This will set vpif input to capture data from tvp514x or
594*4882a593Smuzhiyun * tvp7002.
595*4882a593Smuzhiyun */
setup_vpif_input_path(int channel,const char * sub_dev_name)596*4882a593Smuzhiyun static int setup_vpif_input_path(int channel, const char *sub_dev_name)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun int err = 0;
599*4882a593Smuzhiyun int val;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* for channel 1, we don't do anything */
602*4882a593Smuzhiyun if (channel != 0)
603*4882a593Smuzhiyun return 0;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (!cpld_client)
606*4882a593Smuzhiyun return -ENXIO;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun val = i2c_smbus_read_byte(cpld_client);
609*4882a593Smuzhiyun if (val < 0)
610*4882a593Smuzhiyun return val;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (!strcmp(sub_dev_name, TVP5147_CH0) ||
613*4882a593Smuzhiyun !strcmp(sub_dev_name, TVP5147_CH1))
614*4882a593Smuzhiyun val &= TVP5147_INPUT;
615*4882a593Smuzhiyun else
616*4882a593Smuzhiyun val |= TVP7002_INPUT;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun err = i2c_smbus_write_byte(cpld_client, val);
619*4882a593Smuzhiyun if (err)
620*4882a593Smuzhiyun return err;
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /**
625*4882a593Smuzhiyun * setup_vpif_input_channel_mode()
626*4882a593Smuzhiyun * @mux_mode: mux mode. 0 - 1 channel or (1) - 2 channel
627*4882a593Smuzhiyun *
628*4882a593Smuzhiyun * This will setup input mode to one channel (TVP7002) or 2 channel (TVP5147)
629*4882a593Smuzhiyun */
setup_vpif_input_channel_mode(int mux_mode)630*4882a593Smuzhiyun static int setup_vpif_input_channel_mode(int mux_mode)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun unsigned long flags;
633*4882a593Smuzhiyun int err = 0;
634*4882a593Smuzhiyun int val;
635*4882a593Smuzhiyun u32 value;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (!cpld_client)
638*4882a593Smuzhiyun return -ENXIO;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun val = i2c_smbus_read_byte(cpld_client);
641*4882a593Smuzhiyun if (val < 0)
642*4882a593Smuzhiyun return val;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun spin_lock_irqsave(&vpif_reg_lock, flags);
645*4882a593Smuzhiyun value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VIDCLKCTL));
646*4882a593Smuzhiyun if (mux_mode) {
647*4882a593Smuzhiyun val &= VPIF_INPUT_TWO_CHANNEL;
648*4882a593Smuzhiyun value |= VIDCH1CLK;
649*4882a593Smuzhiyun } else {
650*4882a593Smuzhiyun val |= VPIF_INPUT_ONE_CHANNEL;
651*4882a593Smuzhiyun value &= ~VIDCH1CLK;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VIDCLKCTL));
654*4882a593Smuzhiyun spin_unlock_irqrestore(&vpif_reg_lock, flags);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun err = i2c_smbus_write_byte(cpld_client, val);
657*4882a593Smuzhiyun if (err)
658*4882a593Smuzhiyun return err;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static struct tvp514x_platform_data tvp5146_pdata = {
664*4882a593Smuzhiyun .clk_polarity = 0,
665*4882a593Smuzhiyun .hs_polarity = 1,
666*4882a593Smuzhiyun .vs_polarity = 1
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static struct vpif_subdev_info vpif_capture_sdev_info[] = {
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun .name = TVP5147_CH0,
674*4882a593Smuzhiyun .board_info = {
675*4882a593Smuzhiyun I2C_BOARD_INFO("tvp5146", 0x5d),
676*4882a593Smuzhiyun .platform_data = &tvp5146_pdata,
677*4882a593Smuzhiyun },
678*4882a593Smuzhiyun },
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun .name = TVP5147_CH1,
681*4882a593Smuzhiyun .board_info = {
682*4882a593Smuzhiyun I2C_BOARD_INFO("tvp5146", 0x5c),
683*4882a593Smuzhiyun .platform_data = &tvp5146_pdata,
684*4882a593Smuzhiyun },
685*4882a593Smuzhiyun },
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static struct vpif_input dm6467_ch0_inputs[] = {
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun .input = {
691*4882a593Smuzhiyun .index = 0,
692*4882a593Smuzhiyun .name = "Composite",
693*4882a593Smuzhiyun .type = V4L2_INPUT_TYPE_CAMERA,
694*4882a593Smuzhiyun .capabilities = V4L2_IN_CAP_STD,
695*4882a593Smuzhiyun .std = TVP514X_STD_ALL,
696*4882a593Smuzhiyun },
697*4882a593Smuzhiyun .subdev_name = TVP5147_CH0,
698*4882a593Smuzhiyun .input_route = INPUT_CVBS_VI2B,
699*4882a593Smuzhiyun .output_route = OUTPUT_10BIT_422_EMBEDDED_SYNC,
700*4882a593Smuzhiyun },
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun static struct vpif_input dm6467_ch1_inputs[] = {
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun .input = {
706*4882a593Smuzhiyun .index = 0,
707*4882a593Smuzhiyun .name = "S-Video",
708*4882a593Smuzhiyun .type = V4L2_INPUT_TYPE_CAMERA,
709*4882a593Smuzhiyun .capabilities = V4L2_IN_CAP_STD,
710*4882a593Smuzhiyun .std = TVP514X_STD_ALL,
711*4882a593Smuzhiyun },
712*4882a593Smuzhiyun .subdev_name = TVP5147_CH1,
713*4882a593Smuzhiyun .input_route = INPUT_SVIDEO_VI2C_VI1C,
714*4882a593Smuzhiyun .output_route = OUTPUT_10BIT_422_EMBEDDED_SYNC,
715*4882a593Smuzhiyun },
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun static struct vpif_capture_config dm646x_vpif_capture_cfg = {
719*4882a593Smuzhiyun .setup_input_path = setup_vpif_input_path,
720*4882a593Smuzhiyun .setup_input_channel_mode = setup_vpif_input_channel_mode,
721*4882a593Smuzhiyun .subdev_info = vpif_capture_sdev_info,
722*4882a593Smuzhiyun .subdev_count = ARRAY_SIZE(vpif_capture_sdev_info),
723*4882a593Smuzhiyun .i2c_adapter_id = 1,
724*4882a593Smuzhiyun .chan_config[0] = {
725*4882a593Smuzhiyun .inputs = dm6467_ch0_inputs,
726*4882a593Smuzhiyun .input_count = ARRAY_SIZE(dm6467_ch0_inputs),
727*4882a593Smuzhiyun .vpif_if = {
728*4882a593Smuzhiyun .if_type = VPIF_IF_BT656,
729*4882a593Smuzhiyun .hd_pol = 1,
730*4882a593Smuzhiyun .vd_pol = 1,
731*4882a593Smuzhiyun .fid_pol = 0,
732*4882a593Smuzhiyun },
733*4882a593Smuzhiyun },
734*4882a593Smuzhiyun .chan_config[1] = {
735*4882a593Smuzhiyun .inputs = dm6467_ch1_inputs,
736*4882a593Smuzhiyun .input_count = ARRAY_SIZE(dm6467_ch1_inputs),
737*4882a593Smuzhiyun .vpif_if = {
738*4882a593Smuzhiyun .if_type = VPIF_IF_BT656,
739*4882a593Smuzhiyun .hd_pol = 1,
740*4882a593Smuzhiyun .vd_pol = 1,
741*4882a593Smuzhiyun .fid_pol = 0,
742*4882a593Smuzhiyun },
743*4882a593Smuzhiyun },
744*4882a593Smuzhiyun .card_name = "DM646x EVM Video Capture",
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun
evm_init_video(void)747*4882a593Smuzhiyun static void __init evm_init_video(void)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun spin_lock_init(&vpif_reg_lock);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun dm646x_setup_vpif(&dm646x_vpif_display_config,
752*4882a593Smuzhiyun &dm646x_vpif_capture_cfg);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
evm_init_i2c(void)755*4882a593Smuzhiyun static void __init evm_init_i2c(void)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun davinci_init_i2c(&i2c_pdata);
758*4882a593Smuzhiyun i2c_add_driver(&dm6467evm_cpld_driver);
759*4882a593Smuzhiyun i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
760*4882a593Smuzhiyun evm_init_cpld();
761*4882a593Smuzhiyun evm_init_video();
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun #endif
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun #define DM646X_REF_FREQ 27000000
766*4882a593Smuzhiyun #define DM646X_AUX_FREQ 24000000
767*4882a593Smuzhiyun #define DM6467T_EVM_REF_FREQ 33000000
768*4882a593Smuzhiyun
davinci_map_io(void)769*4882a593Smuzhiyun static void __init davinci_map_io(void)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun dm646x_init();
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
dm646x_evm_init_time(void)774*4882a593Smuzhiyun static void __init dm646x_evm_init_time(void)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun dm646x_init_time(DM646X_REF_FREQ, DM646X_AUX_FREQ);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
dm6467t_evm_init_time(void)779*4882a593Smuzhiyun static void __init dm6467t_evm_init_time(void)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun dm646x_init_time(DM6467T_EVM_REF_FREQ, DM646X_AUX_FREQ);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #define DM646X_EVM_PHY_ID "davinci_mdio-0:01"
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun * The following EDMA channels/slots are not being used by drivers (for
787*4882a593Smuzhiyun * example: Timer, GPIO, UART events etc) on dm646x, hence they are being
788*4882a593Smuzhiyun * reserved for codecs on the DSP side.
789*4882a593Smuzhiyun */
790*4882a593Smuzhiyun static const s16 dm646x_dma_rsv_chans[][2] = {
791*4882a593Smuzhiyun /* (offset, number) */
792*4882a593Smuzhiyun { 0, 4},
793*4882a593Smuzhiyun {13, 3},
794*4882a593Smuzhiyun {24, 4},
795*4882a593Smuzhiyun {30, 2},
796*4882a593Smuzhiyun {54, 3},
797*4882a593Smuzhiyun {-1, -1}
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const s16 dm646x_dma_rsv_slots[][2] = {
801*4882a593Smuzhiyun /* (offset, number) */
802*4882a593Smuzhiyun { 0, 4},
803*4882a593Smuzhiyun {13, 3},
804*4882a593Smuzhiyun {24, 4},
805*4882a593Smuzhiyun {30, 2},
806*4882a593Smuzhiyun {54, 3},
807*4882a593Smuzhiyun {128, 384},
808*4882a593Smuzhiyun {-1, -1}
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun static struct edma_rsv_info dm646x_edma_rsv[] = {
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun .rsv_chans = dm646x_dma_rsv_chans,
814*4882a593Smuzhiyun .rsv_slots = dm646x_dma_rsv_slots,
815*4882a593Smuzhiyun },
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
evm_init(void)818*4882a593Smuzhiyun static __init void evm_init(void)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun int ret;
821*4882a593Smuzhiyun struct davinci_soc_info *soc_info = &davinci_soc_info;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun dm646x_register_clocks();
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun ret = dm646x_gpio_register();
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun pr_warn("%s: GPIO init failed: %d\n", __func__, ret);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun #ifdef CONFIG_I2C
830*4882a593Smuzhiyun nvmem_add_cell_table(&dm646x_evm_nvmem_cell_table);
831*4882a593Smuzhiyun nvmem_add_cell_lookups(&dm646x_evm_nvmem_cell_lookup, 1);
832*4882a593Smuzhiyun evm_init_i2c();
833*4882a593Smuzhiyun #endif
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun davinci_serial_init(dm646x_serial_device);
836*4882a593Smuzhiyun dm646x_init_mcasp0(&dm646x_evm_snd_data[0]);
837*4882a593Smuzhiyun dm646x_init_mcasp1(&dm646x_evm_snd_data[1]);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (machine_is_davinci_dm6467tevm())
840*4882a593Smuzhiyun davinci_nand_data.timing = &dm6467tevm_nandflash_timing;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (platform_device_register(&davinci_aemif_device))
843*4882a593Smuzhiyun pr_warn("%s: Cannot register AEMIF device.\n", __func__);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun dm646x_init_edma(dm646x_edma_rsv);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (HAS_ATA)
848*4882a593Smuzhiyun davinci_init_ide();
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun soc_info->emac_pdata->phy_id = DM646X_EVM_PHY_ID;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun MACHINE_START(DAVINCI_DM6467_EVM, "DaVinci DM646x EVM")
854*4882a593Smuzhiyun .atag_offset = 0x100,
855*4882a593Smuzhiyun .map_io = davinci_map_io,
856*4882a593Smuzhiyun .init_irq = dm646x_init_irq,
857*4882a593Smuzhiyun .init_time = dm646x_evm_init_time,
858*4882a593Smuzhiyun .init_machine = evm_init,
859*4882a593Smuzhiyun .init_late = davinci_init_late,
860*4882a593Smuzhiyun .dma_zone_size = SZ_128M,
861*4882a593Smuzhiyun MACHINE_END
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun MACHINE_START(DAVINCI_DM6467TEVM, "DaVinci DM6467T EVM")
864*4882a593Smuzhiyun .atag_offset = 0x100,
865*4882a593Smuzhiyun .map_io = davinci_map_io,
866*4882a593Smuzhiyun .init_irq = dm646x_init_irq,
867*4882a593Smuzhiyun .init_time = dm6467t_evm_init_time,
868*4882a593Smuzhiyun .init_machine = evm_init,
869*4882a593Smuzhiyun .init_late = davinci_init_late,
870*4882a593Smuzhiyun .dma_zone_size = SZ_128M,
871*4882a593Smuzhiyun MACHINE_END
872*4882a593Smuzhiyun
873