1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI DaVinci EVM board support
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * 2007 (c) MontaVista Software, Inc. This file is licensed under
7*4882a593Smuzhiyun * the terms of the GNU General Public License version 2. This program
8*4882a593Smuzhiyun * is licensed "as is" without any warranty of any kind, whether express
9*4882a593Smuzhiyun * or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/gpio/machine.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/platform_data/pcf857x.h>
19*4882a593Smuzhiyun #include <linux/platform_data/gpio-davinci.h>
20*4882a593Smuzhiyun #include <linux/property.h>
21*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
22*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
23*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
24*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
25*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
26*4882a593Smuzhiyun #include <linux/phy.h>
27*4882a593Smuzhiyun #include <linux/clk.h>
28*4882a593Smuzhiyun #include <linux/videodev2.h>
29*4882a593Smuzhiyun #include <linux/v4l2-dv-timings.h>
30*4882a593Smuzhiyun #include <linux/export.h>
31*4882a593Smuzhiyun #include <linux/leds.h>
32*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
33*4882a593Smuzhiyun #include <linux/regulator/machine.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <media/i2c/tvp514x.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <asm/mach-types.h>
38*4882a593Smuzhiyun #include <asm/mach/arch.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <mach/common.h>
41*4882a593Smuzhiyun #include <mach/mux.h>
42*4882a593Smuzhiyun #include <mach/serial.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include <linux/platform_data/i2c-davinci.h>
45*4882a593Smuzhiyun #include <linux/platform_data/mtd-davinci.h>
46*4882a593Smuzhiyun #include <linux/platform_data/mmc-davinci.h>
47*4882a593Smuzhiyun #include <linux/platform_data/usb-davinci.h>
48*4882a593Smuzhiyun #include <linux/platform_data/mtd-davinci-aemif.h>
49*4882a593Smuzhiyun #include <linux/platform_data/ti-aemif.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include "davinci.h"
52*4882a593Smuzhiyun #include "irqs.h"
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define DM644X_EVM_PHY_ID "davinci_mdio-0:01"
55*4882a593Smuzhiyun #define LXT971_PHY_ID (0x001378e2)
56*4882a593Smuzhiyun #define LXT971_PHY_MASK (0xfffffff0)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct mtd_partition davinci_evm_norflash_partitions[] = {
59*4882a593Smuzhiyun /* bootloader (UBL, U-Boot, etc) in first 5 sectors */
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun .name = "bootloader",
62*4882a593Smuzhiyun .offset = 0,
63*4882a593Smuzhiyun .size = 5 * SZ_64K,
64*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force read-only */
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun /* bootloader params in the next 1 sectors */
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun .name = "params",
69*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
70*4882a593Smuzhiyun .size = SZ_64K,
71*4882a593Smuzhiyun .mask_flags = 0,
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun /* kernel */
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun .name = "kernel",
76*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
77*4882a593Smuzhiyun .size = SZ_2M,
78*4882a593Smuzhiyun .mask_flags = 0
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun /* file system */
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun .name = "filesystem",
83*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
84*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
85*4882a593Smuzhiyun .mask_flags = 0
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static struct physmap_flash_data davinci_evm_norflash_data = {
90*4882a593Smuzhiyun .width = 2,
91*4882a593Smuzhiyun .parts = davinci_evm_norflash_partitions,
92*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(davinci_evm_norflash_partitions),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* NOTE: CFI probe will correctly detect flash part as 32M, but EMIF
96*4882a593Smuzhiyun * limits addresses to 16M, so using addresses past 16M will wrap */
97*4882a593Smuzhiyun static struct resource davinci_evm_norflash_resource = {
98*4882a593Smuzhiyun .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
99*4882a593Smuzhiyun .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
100*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static struct platform_device davinci_evm_norflash_device = {
104*4882a593Smuzhiyun .name = "physmap-flash",
105*4882a593Smuzhiyun .id = 0,
106*4882a593Smuzhiyun .dev = {
107*4882a593Smuzhiyun .platform_data = &davinci_evm_norflash_data,
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun .num_resources = 1,
110*4882a593Smuzhiyun .resource = &davinci_evm_norflash_resource,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* DM644x EVM includes a 64 MByte small-page NAND flash (16K blocks).
114*4882a593Smuzhiyun * It may used instead of the (default) NOR chip to boot, using TI's
115*4882a593Smuzhiyun * tools to install the secondary boot loader (UBL) and U-Boot.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun static struct mtd_partition davinci_evm_nandflash_partition[] = {
118*4882a593Smuzhiyun /* Bootloader layout depends on whose u-boot is installed, but we
119*4882a593Smuzhiyun * can hide all the details.
120*4882a593Smuzhiyun * - block 0 for u-boot environment ... in mainline u-boot
121*4882a593Smuzhiyun * - block 1 for UBL (plus up to four backup copies in blocks 2..5)
122*4882a593Smuzhiyun * - blocks 6...? for u-boot
123*4882a593Smuzhiyun * - blocks 16..23 for u-boot environment ... in TI's u-boot
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun .name = "bootloader",
127*4882a593Smuzhiyun .offset = 0,
128*4882a593Smuzhiyun .size = SZ_256K + SZ_128K,
129*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force read-only */
130*4882a593Smuzhiyun },
131*4882a593Smuzhiyun /* Kernel */
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun .name = "kernel",
134*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
135*4882a593Smuzhiyun .size = SZ_4M,
136*4882a593Smuzhiyun .mask_flags = 0,
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun /* File system (older GIT kernels started this on the 5MB mark) */
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun .name = "filesystem",
141*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
142*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
143*4882a593Smuzhiyun .mask_flags = 0,
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun /* A few blocks at end hold a flash BBT ... created by TI's CCS
146*4882a593Smuzhiyun * using flashwriter_nand.out, but ignored by TI's versions of
147*4882a593Smuzhiyun * Linux and u-boot. We boot faster by using them.
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct davinci_aemif_timing davinci_evm_nandflash_timing = {
152*4882a593Smuzhiyun .wsetup = 20,
153*4882a593Smuzhiyun .wstrobe = 40,
154*4882a593Smuzhiyun .whold = 20,
155*4882a593Smuzhiyun .rsetup = 10,
156*4882a593Smuzhiyun .rstrobe = 40,
157*4882a593Smuzhiyun .rhold = 10,
158*4882a593Smuzhiyun .ta = 40,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct davinci_nand_pdata davinci_evm_nandflash_data = {
162*4882a593Smuzhiyun .core_chipsel = 0,
163*4882a593Smuzhiyun .parts = davinci_evm_nandflash_partition,
164*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(davinci_evm_nandflash_partition),
165*4882a593Smuzhiyun .engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST,
166*4882a593Smuzhiyun .ecc_bits = 1,
167*4882a593Smuzhiyun .bbt_options = NAND_BBT_USE_FLASH,
168*4882a593Smuzhiyun .timing = &davinci_evm_nandflash_timing,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct resource davinci_evm_nandflash_resource[] = {
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
174*4882a593Smuzhiyun .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
175*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
176*4882a593Smuzhiyun }, {
177*4882a593Smuzhiyun .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
178*4882a593Smuzhiyun .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
179*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct resource davinci_evm_aemif_resource[] = {
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
186*4882a593Smuzhiyun .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
187*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
188*4882a593Smuzhiyun },
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static struct aemif_abus_data davinci_evm_aemif_abus_data[] = {
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun .cs = 1,
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static struct platform_device davinci_evm_nandflash_devices[] = {
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun .name = "davinci_nand",
200*4882a593Smuzhiyun .id = 0,
201*4882a593Smuzhiyun .dev = {
202*4882a593Smuzhiyun .platform_data = &davinci_evm_nandflash_data,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(davinci_evm_nandflash_resource),
205*4882a593Smuzhiyun .resource = davinci_evm_nandflash_resource,
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static struct aemif_platform_data davinci_evm_aemif_pdata = {
210*4882a593Smuzhiyun .abus_data = davinci_evm_aemif_abus_data,
211*4882a593Smuzhiyun .num_abus_data = ARRAY_SIZE(davinci_evm_aemif_abus_data),
212*4882a593Smuzhiyun .sub_devices = davinci_evm_nandflash_devices,
213*4882a593Smuzhiyun .num_sub_devices = ARRAY_SIZE(davinci_evm_nandflash_devices),
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct platform_device davinci_evm_aemif_device = {
217*4882a593Smuzhiyun .name = "ti-aemif",
218*4882a593Smuzhiyun .id = -1,
219*4882a593Smuzhiyun .dev = {
220*4882a593Smuzhiyun .platform_data = &davinci_evm_aemif_pdata,
221*4882a593Smuzhiyun },
222*4882a593Smuzhiyun .resource = davinci_evm_aemif_resource,
223*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(davinci_evm_aemif_resource),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static u64 davinci_fb_dma_mask = DMA_BIT_MASK(32);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct platform_device davinci_fb_device = {
229*4882a593Smuzhiyun .name = "davincifb",
230*4882a593Smuzhiyun .id = -1,
231*4882a593Smuzhiyun .dev = {
232*4882a593Smuzhiyun .dma_mask = &davinci_fb_dma_mask,
233*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
234*4882a593Smuzhiyun },
235*4882a593Smuzhiyun .num_resources = 0,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static struct tvp514x_platform_data dm644xevm_tvp5146_pdata = {
239*4882a593Smuzhiyun .clk_polarity = 0,
240*4882a593Smuzhiyun .hs_polarity = 1,
241*4882a593Smuzhiyun .vs_polarity = 1
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
245*4882a593Smuzhiyun /* Inputs available at the TVP5146 */
246*4882a593Smuzhiyun static struct v4l2_input dm644xevm_tvp5146_inputs[] = {
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun .index = 0,
249*4882a593Smuzhiyun .name = "Composite",
250*4882a593Smuzhiyun .type = V4L2_INPUT_TYPE_CAMERA,
251*4882a593Smuzhiyun .std = TVP514X_STD_ALL,
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun .index = 1,
255*4882a593Smuzhiyun .name = "S-Video",
256*4882a593Smuzhiyun .type = V4L2_INPUT_TYPE_CAMERA,
257*4882a593Smuzhiyun .std = TVP514X_STD_ALL,
258*4882a593Smuzhiyun },
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * this is the route info for connecting each input to decoder
263*4882a593Smuzhiyun * ouput that goes to vpfe. There is a one to one correspondence
264*4882a593Smuzhiyun * with tvp5146_inputs
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun static struct vpfe_route dm644xevm_tvp5146_routes[] = {
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun .input = INPUT_CVBS_VI2B,
269*4882a593Smuzhiyun .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun .input = INPUT_SVIDEO_VI2C_VI1C,
273*4882a593Smuzhiyun .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
274*4882a593Smuzhiyun },
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct vpfe_subdev_info dm644xevm_vpfe_sub_devs[] = {
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun .name = "tvp5146",
280*4882a593Smuzhiyun .grp_id = 0,
281*4882a593Smuzhiyun .num_inputs = ARRAY_SIZE(dm644xevm_tvp5146_inputs),
282*4882a593Smuzhiyun .inputs = dm644xevm_tvp5146_inputs,
283*4882a593Smuzhiyun .routes = dm644xevm_tvp5146_routes,
284*4882a593Smuzhiyun .can_route = 1,
285*4882a593Smuzhiyun .ccdc_if_params = {
286*4882a593Smuzhiyun .if_type = VPFE_BT656,
287*4882a593Smuzhiyun .hdpol = VPFE_PINPOL_POSITIVE,
288*4882a593Smuzhiyun .vdpol = VPFE_PINPOL_POSITIVE,
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun .board_info = {
291*4882a593Smuzhiyun I2C_BOARD_INFO("tvp5146", 0x5d),
292*4882a593Smuzhiyun .platform_data = &dm644xevm_tvp5146_pdata,
293*4882a593Smuzhiyun },
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static struct vpfe_config dm644xevm_capture_cfg = {
298*4882a593Smuzhiyun .num_subdevs = ARRAY_SIZE(dm644xevm_vpfe_sub_devs),
299*4882a593Smuzhiyun .i2c_adapter_id = 1,
300*4882a593Smuzhiyun .sub_devs = dm644xevm_vpfe_sub_devs,
301*4882a593Smuzhiyun .card_name = "DM6446 EVM",
302*4882a593Smuzhiyun .ccdc = "DM6446 CCDC",
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static struct platform_device rtc_dev = {
306*4882a593Smuzhiyun .name = "rtc_davinci_evm",
307*4882a593Smuzhiyun .id = -1,
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
311*4882a593Smuzhiyun #ifdef CONFIG_I2C
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * I2C GPIO expanders
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define PCF_Uxx_BASE(x) (DAVINCI_N_GPIO + ((x) * 8))
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* U2 -- LEDs */
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static struct gpio_led evm_leds[] = {
322*4882a593Smuzhiyun { .name = "DS8", .active_low = 1,
323*4882a593Smuzhiyun .default_trigger = "heartbeat", },
324*4882a593Smuzhiyun { .name = "DS7", .active_low = 1, },
325*4882a593Smuzhiyun { .name = "DS6", .active_low = 1, },
326*4882a593Smuzhiyun { .name = "DS5", .active_low = 1, },
327*4882a593Smuzhiyun { .name = "DS4", .active_low = 1, },
328*4882a593Smuzhiyun { .name = "DS3", .active_low = 1, },
329*4882a593Smuzhiyun { .name = "DS2", .active_low = 1,
330*4882a593Smuzhiyun .default_trigger = "mmc0", },
331*4882a593Smuzhiyun { .name = "DS1", .active_low = 1,
332*4882a593Smuzhiyun .default_trigger = "disk-activity", },
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct gpio_led_platform_data evm_led_data = {
336*4882a593Smuzhiyun .num_leds = ARRAY_SIZE(evm_leds),
337*4882a593Smuzhiyun .leds = evm_leds,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static struct platform_device *evm_led_dev;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static int
evm_led_setup(struct i2c_client * client,int gpio,unsigned ngpio,void * c)343*4882a593Smuzhiyun evm_led_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct gpio_led *leds = evm_leds;
346*4882a593Smuzhiyun int status;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun while (ngpio--) {
349*4882a593Smuzhiyun leds->gpio = gpio++;
350*4882a593Smuzhiyun leds++;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* what an extremely annoying way to be forced to handle
354*4882a593Smuzhiyun * device unregistration ...
355*4882a593Smuzhiyun */
356*4882a593Smuzhiyun evm_led_dev = platform_device_alloc("leds-gpio", 0);
357*4882a593Smuzhiyun platform_device_add_data(evm_led_dev,
358*4882a593Smuzhiyun &evm_led_data, sizeof evm_led_data);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun evm_led_dev->dev.parent = &client->dev;
361*4882a593Smuzhiyun status = platform_device_add(evm_led_dev);
362*4882a593Smuzhiyun if (status < 0) {
363*4882a593Smuzhiyun platform_device_put(evm_led_dev);
364*4882a593Smuzhiyun evm_led_dev = NULL;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun return status;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static int
evm_led_teardown(struct i2c_client * client,int gpio,unsigned ngpio,void * c)370*4882a593Smuzhiyun evm_led_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun if (evm_led_dev) {
373*4882a593Smuzhiyun platform_device_unregister(evm_led_dev);
374*4882a593Smuzhiyun evm_led_dev = NULL;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static struct pcf857x_platform_data pcf_data_u2 = {
380*4882a593Smuzhiyun .gpio_base = PCF_Uxx_BASE(0),
381*4882a593Smuzhiyun .setup = evm_led_setup,
382*4882a593Smuzhiyun .teardown = evm_led_teardown,
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* U18 - A/V clock generator and user switch */
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static int sw_gpio;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static ssize_t
sw_show(struct device * d,struct device_attribute * a,char * buf)391*4882a593Smuzhiyun sw_show(struct device *d, struct device_attribute *a, char *buf)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun char *s = gpio_get_value_cansleep(sw_gpio) ? "on\n" : "off\n";
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun strcpy(buf, s);
396*4882a593Smuzhiyun return strlen(s);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static DEVICE_ATTR(user_sw, S_IRUGO, sw_show, NULL);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static int
evm_u18_setup(struct i2c_client * client,int gpio,unsigned ngpio,void * c)402*4882a593Smuzhiyun evm_u18_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun int status;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* export dip switch option */
407*4882a593Smuzhiyun sw_gpio = gpio + 7;
408*4882a593Smuzhiyun status = gpio_request(sw_gpio, "user_sw");
409*4882a593Smuzhiyun if (status == 0)
410*4882a593Smuzhiyun status = gpio_direction_input(sw_gpio);
411*4882a593Smuzhiyun if (status == 0)
412*4882a593Smuzhiyun status = device_create_file(&client->dev, &dev_attr_user_sw);
413*4882a593Smuzhiyun else
414*4882a593Smuzhiyun gpio_free(sw_gpio);
415*4882a593Smuzhiyun if (status != 0)
416*4882a593Smuzhiyun sw_gpio = -EINVAL;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* audio PLL: 48 kHz (vs 44.1 or 32), single rate (vs double) */
419*4882a593Smuzhiyun gpio_request(gpio + 3, "pll_fs2");
420*4882a593Smuzhiyun gpio_direction_output(gpio + 3, 0);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun gpio_request(gpio + 2, "pll_fs1");
423*4882a593Smuzhiyun gpio_direction_output(gpio + 2, 0);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun gpio_request(gpio + 1, "pll_sr");
426*4882a593Smuzhiyun gpio_direction_output(gpio + 1, 0);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static int
evm_u18_teardown(struct i2c_client * client,int gpio,unsigned ngpio,void * c)432*4882a593Smuzhiyun evm_u18_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun gpio_free(gpio + 1);
435*4882a593Smuzhiyun gpio_free(gpio + 2);
436*4882a593Smuzhiyun gpio_free(gpio + 3);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (sw_gpio > 0) {
439*4882a593Smuzhiyun device_remove_file(&client->dev, &dev_attr_user_sw);
440*4882a593Smuzhiyun gpio_free(sw_gpio);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static struct pcf857x_platform_data pcf_data_u18 = {
446*4882a593Smuzhiyun .gpio_base = PCF_Uxx_BASE(1),
447*4882a593Smuzhiyun .n_latch = (1 << 3) | (1 << 2) | (1 << 1),
448*4882a593Smuzhiyun .setup = evm_u18_setup,
449*4882a593Smuzhiyun .teardown = evm_u18_teardown,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* U35 - various I/O signals used to manage USB, CF, ATA, etc */
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static int
evm_u35_setup(struct i2c_client * client,int gpio,unsigned ngpio,void * c)456*4882a593Smuzhiyun evm_u35_setup(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun /* p0 = nDRV_VBUS (initial: don't supply it) */
459*4882a593Smuzhiyun gpio_request(gpio + 0, "nDRV_VBUS");
460*4882a593Smuzhiyun gpio_direction_output(gpio + 0, 1);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* p1 = VDDIMX_EN */
463*4882a593Smuzhiyun gpio_request(gpio + 1, "VDDIMX_EN");
464*4882a593Smuzhiyun gpio_direction_output(gpio + 1, 1);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* p2 = VLYNQ_EN */
467*4882a593Smuzhiyun gpio_request(gpio + 2, "VLYNQ_EN");
468*4882a593Smuzhiyun gpio_direction_output(gpio + 2, 1);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* p3 = n3V3_CF_RESET (initial: stay in reset) */
471*4882a593Smuzhiyun gpio_request(gpio + 3, "nCF_RESET");
472*4882a593Smuzhiyun gpio_direction_output(gpio + 3, 0);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* (p4 unused) */
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* p5 = 1V8_WLAN_RESET (initial: stay in reset) */
477*4882a593Smuzhiyun gpio_request(gpio + 5, "WLAN_RESET");
478*4882a593Smuzhiyun gpio_direction_output(gpio + 5, 1);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* p6 = nATA_SEL (initial: select) */
481*4882a593Smuzhiyun gpio_request(gpio + 6, "nATA_SEL");
482*4882a593Smuzhiyun gpio_direction_output(gpio + 6, 0);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* p7 = nCF_SEL (initial: deselect) */
485*4882a593Smuzhiyun gpio_request(gpio + 7, "nCF_SEL");
486*4882a593Smuzhiyun gpio_direction_output(gpio + 7, 1);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static int
evm_u35_teardown(struct i2c_client * client,int gpio,unsigned ngpio,void * c)492*4882a593Smuzhiyun evm_u35_teardown(struct i2c_client *client, int gpio, unsigned ngpio, void *c)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun gpio_free(gpio + 7);
495*4882a593Smuzhiyun gpio_free(gpio + 6);
496*4882a593Smuzhiyun gpio_free(gpio + 5);
497*4882a593Smuzhiyun gpio_free(gpio + 3);
498*4882a593Smuzhiyun gpio_free(gpio + 2);
499*4882a593Smuzhiyun gpio_free(gpio + 1);
500*4882a593Smuzhiyun gpio_free(gpio + 0);
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct pcf857x_platform_data pcf_data_u35 = {
505*4882a593Smuzhiyun .gpio_base = PCF_Uxx_BASE(2),
506*4882a593Smuzhiyun .setup = evm_u35_setup,
507*4882a593Smuzhiyun .teardown = evm_u35_teardown,
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Most of this EEPROM is unused, but U-Boot uses some data:
513*4882a593Smuzhiyun * - 0x7f00, 6 bytes Ethernet Address
514*4882a593Smuzhiyun * - 0x0039, 1 byte NTSC vs PAL (bit 0x80 == PAL)
515*4882a593Smuzhiyun * - ... newer boards may have more
516*4882a593Smuzhiyun */
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static struct nvmem_cell_info dm644evm_nvmem_cells[] = {
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun .name = "macaddr",
521*4882a593Smuzhiyun .offset = 0x7f00,
522*4882a593Smuzhiyun .bytes = ETH_ALEN,
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static struct nvmem_cell_table dm644evm_nvmem_cell_table = {
527*4882a593Smuzhiyun .nvmem_name = "1-00500",
528*4882a593Smuzhiyun .cells = dm644evm_nvmem_cells,
529*4882a593Smuzhiyun .ncells = ARRAY_SIZE(dm644evm_nvmem_cells),
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static struct nvmem_cell_lookup dm644evm_nvmem_cell_lookup = {
533*4882a593Smuzhiyun .nvmem_name = "1-00500",
534*4882a593Smuzhiyun .cell_name = "macaddr",
535*4882a593Smuzhiyun .dev_id = "davinci_emac.1",
536*4882a593Smuzhiyun .con_id = "mac-address",
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const struct property_entry eeprom_properties[] = {
540*4882a593Smuzhiyun PROPERTY_ENTRY_U32("pagesize", 64),
541*4882a593Smuzhiyun { }
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /*
545*4882a593Smuzhiyun * MSP430 supports RTC, card detection, input from IR remote, and
546*4882a593Smuzhiyun * a bit more. It triggers interrupts on GPIO(7) from pressing
547*4882a593Smuzhiyun * buttons on the IR remote, and for card detect switches.
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun static struct i2c_client *dm6446evm_msp;
550*4882a593Smuzhiyun
dm6446evm_msp_probe(struct i2c_client * client)551*4882a593Smuzhiyun static int dm6446evm_msp_probe(struct i2c_client *client)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun dm6446evm_msp = client;
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
dm6446evm_msp_remove(struct i2c_client * client)557*4882a593Smuzhiyun static int dm6446evm_msp_remove(struct i2c_client *client)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun dm6446evm_msp = NULL;
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun static const struct i2c_device_id dm6446evm_msp_ids[] = {
564*4882a593Smuzhiyun { "dm6446evm_msp", 0, },
565*4882a593Smuzhiyun { /* end of list */ },
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static struct i2c_driver dm6446evm_msp_driver = {
569*4882a593Smuzhiyun .driver.name = "dm6446evm_msp",
570*4882a593Smuzhiyun .id_table = dm6446evm_msp_ids,
571*4882a593Smuzhiyun .probe_new = dm6446evm_msp_probe,
572*4882a593Smuzhiyun .remove = dm6446evm_msp_remove,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
dm6444evm_msp430_get_pins(void)575*4882a593Smuzhiyun static int dm6444evm_msp430_get_pins(void)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun static const char txbuf[2] = { 2, 4, };
578*4882a593Smuzhiyun char buf[4];
579*4882a593Smuzhiyun struct i2c_msg msg[2] = {
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun .flags = 0,
582*4882a593Smuzhiyun .len = 2,
583*4882a593Smuzhiyun .buf = (void __force *)txbuf,
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun .flags = I2C_M_RD,
587*4882a593Smuzhiyun .len = 4,
588*4882a593Smuzhiyun .buf = buf,
589*4882a593Smuzhiyun },
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun int status;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (!dm6446evm_msp)
594*4882a593Smuzhiyun return -ENXIO;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun msg[0].addr = dm6446evm_msp->addr;
597*4882a593Smuzhiyun msg[1].addr = dm6446evm_msp->addr;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* Command 4 == get input state, returns port 2 and port3 data
600*4882a593Smuzhiyun * S Addr W [A] len=2 [A] cmd=4 [A]
601*4882a593Smuzhiyun * RS Addr R [A] [len=4] A [cmd=4] A [port2] A [port3] N P
602*4882a593Smuzhiyun */
603*4882a593Smuzhiyun status = i2c_transfer(dm6446evm_msp->adapter, msg, 2);
604*4882a593Smuzhiyun if (status < 0)
605*4882a593Smuzhiyun return status;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun dev_dbg(&dm6446evm_msp->dev, "PINS: %4ph\n", buf);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun return (buf[3] << 8) | buf[2];
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
dm6444evm_mmc_get_cd(int module)612*4882a593Smuzhiyun static int dm6444evm_mmc_get_cd(int module)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun int status = dm6444evm_msp430_get_pins();
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return (status < 0) ? status : !(status & BIT(1));
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
dm6444evm_mmc_get_ro(int module)619*4882a593Smuzhiyun static int dm6444evm_mmc_get_ro(int module)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun int status = dm6444evm_msp430_get_pins();
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return (status < 0) ? status : status & BIT(6 + 8);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static struct davinci_mmc_config dm6446evm_mmc_config = {
627*4882a593Smuzhiyun .get_cd = dm6444evm_mmc_get_cd,
628*4882a593Smuzhiyun .get_ro = dm6444evm_mmc_get_ro,
629*4882a593Smuzhiyun .wires = 4,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static struct i2c_board_info __initdata i2c_info[] = {
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun I2C_BOARD_INFO("dm6446evm_msp", 0x23),
635*4882a593Smuzhiyun },
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun I2C_BOARD_INFO("pcf8574", 0x38),
638*4882a593Smuzhiyun .platform_data = &pcf_data_u2,
639*4882a593Smuzhiyun },
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun I2C_BOARD_INFO("pcf8574", 0x39),
642*4882a593Smuzhiyun .platform_data = &pcf_data_u18,
643*4882a593Smuzhiyun },
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun I2C_BOARD_INFO("pcf8574", 0x3a),
646*4882a593Smuzhiyun .platform_data = &pcf_data_u35,
647*4882a593Smuzhiyun },
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun I2C_BOARD_INFO("24c256", 0x50),
650*4882a593Smuzhiyun .properties = eeprom_properties,
651*4882a593Smuzhiyun },
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun I2C_BOARD_INFO("tlv320aic33", 0x1b),
654*4882a593Smuzhiyun },
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun #define DM644X_I2C_SDA_PIN GPIO_TO_PIN(2, 12)
658*4882a593Smuzhiyun #define DM644X_I2C_SCL_PIN GPIO_TO_PIN(2, 11)
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun static struct gpiod_lookup_table i2c_recovery_gpiod_table = {
661*4882a593Smuzhiyun .dev_id = "i2c_davinci.1",
662*4882a593Smuzhiyun .table = {
663*4882a593Smuzhiyun GPIO_LOOKUP("davinci_gpio", DM644X_I2C_SDA_PIN, "sda",
664*4882a593Smuzhiyun GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN),
665*4882a593Smuzhiyun GPIO_LOOKUP("davinci_gpio", DM644X_I2C_SCL_PIN, "scl",
666*4882a593Smuzhiyun GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN),
667*4882a593Smuzhiyun { }
668*4882a593Smuzhiyun },
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* The msp430 uses a slow bitbanged I2C implementation (ergo 20 KHz),
672*4882a593Smuzhiyun * which requires 100 usec of idle bus after i2c writes sent to it.
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun static struct davinci_i2c_platform_data i2c_pdata = {
675*4882a593Smuzhiyun .bus_freq = 20 /* kHz */,
676*4882a593Smuzhiyun .bus_delay = 100 /* usec */,
677*4882a593Smuzhiyun .gpio_recovery = true,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun
evm_init_i2c(void)680*4882a593Smuzhiyun static void __init evm_init_i2c(void)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun gpiod_add_lookup_table(&i2c_recovery_gpiod_table);
683*4882a593Smuzhiyun davinci_init_i2c(&i2c_pdata);
684*4882a593Smuzhiyun i2c_add_driver(&dm6446evm_msp_driver);
685*4882a593Smuzhiyun i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun #endif
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* Fixed regulator support */
690*4882a593Smuzhiyun static struct regulator_consumer_supply fixed_supplies_3_3v[] = {
691*4882a593Smuzhiyun /* Baseboard 3.3V: 5V -> TPS54310PWP -> 3.3V */
692*4882a593Smuzhiyun REGULATOR_SUPPLY("AVDD", "1-001b"),
693*4882a593Smuzhiyun REGULATOR_SUPPLY("DRVDD", "1-001b"),
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static struct regulator_consumer_supply fixed_supplies_1_8v[] = {
697*4882a593Smuzhiyun /* Baseboard 1.8V: 5V -> TPS54310PWP -> 1.8V */
698*4882a593Smuzhiyun REGULATOR_SUPPLY("IOVDD", "1-001b"),
699*4882a593Smuzhiyun REGULATOR_SUPPLY("DVDD", "1-001b"),
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #define VENC_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* venc standard timings */
705*4882a593Smuzhiyun static struct vpbe_enc_mode_info dm644xevm_enc_std_timing[] = {
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun .name = "ntsc",
708*4882a593Smuzhiyun .timings_type = VPBE_ENC_STD,
709*4882a593Smuzhiyun .std_id = V4L2_STD_NTSC,
710*4882a593Smuzhiyun .interlaced = 1,
711*4882a593Smuzhiyun .xres = 720,
712*4882a593Smuzhiyun .yres = 480,
713*4882a593Smuzhiyun .aspect = {11, 10},
714*4882a593Smuzhiyun .fps = {30000, 1001},
715*4882a593Smuzhiyun .left_margin = 0x79,
716*4882a593Smuzhiyun .upper_margin = 0x10,
717*4882a593Smuzhiyun },
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun .name = "pal",
720*4882a593Smuzhiyun .timings_type = VPBE_ENC_STD,
721*4882a593Smuzhiyun .std_id = V4L2_STD_PAL,
722*4882a593Smuzhiyun .interlaced = 1,
723*4882a593Smuzhiyun .xres = 720,
724*4882a593Smuzhiyun .yres = 576,
725*4882a593Smuzhiyun .aspect = {54, 59},
726*4882a593Smuzhiyun .fps = {25, 1},
727*4882a593Smuzhiyun .left_margin = 0x7e,
728*4882a593Smuzhiyun .upper_margin = 0x16,
729*4882a593Smuzhiyun },
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* venc dv preset timings */
733*4882a593Smuzhiyun static struct vpbe_enc_mode_info dm644xevm_enc_preset_timing[] = {
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun .name = "480p59_94",
736*4882a593Smuzhiyun .timings_type = VPBE_ENC_DV_TIMINGS,
737*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_720X480P59_94,
738*4882a593Smuzhiyun .interlaced = 0,
739*4882a593Smuzhiyun .xres = 720,
740*4882a593Smuzhiyun .yres = 480,
741*4882a593Smuzhiyun .aspect = {1, 1},
742*4882a593Smuzhiyun .fps = {5994, 100},
743*4882a593Smuzhiyun .left_margin = 0x80,
744*4882a593Smuzhiyun .upper_margin = 0x20,
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun .name = "576p50",
748*4882a593Smuzhiyun .timings_type = VPBE_ENC_DV_TIMINGS,
749*4882a593Smuzhiyun .dv_timings = V4L2_DV_BT_CEA_720X576P50,
750*4882a593Smuzhiyun .interlaced = 0,
751*4882a593Smuzhiyun .xres = 720,
752*4882a593Smuzhiyun .yres = 576,
753*4882a593Smuzhiyun .aspect = {1, 1},
754*4882a593Smuzhiyun .fps = {50, 1},
755*4882a593Smuzhiyun .left_margin = 0x7e,
756*4882a593Smuzhiyun .upper_margin = 0x30,
757*4882a593Smuzhiyun },
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /*
761*4882a593Smuzhiyun * The outputs available from VPBE + encoders. Keep the order same
762*4882a593Smuzhiyun * as that of encoders. First those from venc followed by that from
763*4882a593Smuzhiyun * encoders. Index in the output refers to index on a particular encoder.
764*4882a593Smuzhiyun * Driver uses this index to pass it to encoder when it supports more
765*4882a593Smuzhiyun * than one output. Userspace applications use index of the array to
766*4882a593Smuzhiyun * set an output.
767*4882a593Smuzhiyun */
768*4882a593Smuzhiyun static struct vpbe_output dm644xevm_vpbe_outputs[] = {
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun .output = {
771*4882a593Smuzhiyun .index = 0,
772*4882a593Smuzhiyun .name = "Composite",
773*4882a593Smuzhiyun .type = V4L2_OUTPUT_TYPE_ANALOG,
774*4882a593Smuzhiyun .std = VENC_STD_ALL,
775*4882a593Smuzhiyun .capabilities = V4L2_OUT_CAP_STD,
776*4882a593Smuzhiyun },
777*4882a593Smuzhiyun .subdev_name = DM644X_VPBE_VENC_SUBDEV_NAME,
778*4882a593Smuzhiyun .default_mode = "ntsc",
779*4882a593Smuzhiyun .num_modes = ARRAY_SIZE(dm644xevm_enc_std_timing),
780*4882a593Smuzhiyun .modes = dm644xevm_enc_std_timing,
781*4882a593Smuzhiyun },
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun .output = {
784*4882a593Smuzhiyun .index = 1,
785*4882a593Smuzhiyun .name = "Component",
786*4882a593Smuzhiyun .type = V4L2_OUTPUT_TYPE_ANALOG,
787*4882a593Smuzhiyun .capabilities = V4L2_OUT_CAP_DV_TIMINGS,
788*4882a593Smuzhiyun },
789*4882a593Smuzhiyun .subdev_name = DM644X_VPBE_VENC_SUBDEV_NAME,
790*4882a593Smuzhiyun .default_mode = "480p59_94",
791*4882a593Smuzhiyun .num_modes = ARRAY_SIZE(dm644xevm_enc_preset_timing),
792*4882a593Smuzhiyun .modes = dm644xevm_enc_preset_timing,
793*4882a593Smuzhiyun },
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static struct vpbe_config dm644xevm_display_cfg = {
797*4882a593Smuzhiyun .module_name = "dm644x-vpbe-display",
798*4882a593Smuzhiyun .i2c_adapter_id = 1,
799*4882a593Smuzhiyun .osd = {
800*4882a593Smuzhiyun .module_name = DM644X_VPBE_OSD_SUBDEV_NAME,
801*4882a593Smuzhiyun },
802*4882a593Smuzhiyun .venc = {
803*4882a593Smuzhiyun .module_name = DM644X_VPBE_VENC_SUBDEV_NAME,
804*4882a593Smuzhiyun },
805*4882a593Smuzhiyun .num_outputs = ARRAY_SIZE(dm644xevm_vpbe_outputs),
806*4882a593Smuzhiyun .outputs = dm644xevm_vpbe_outputs,
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static struct platform_device *davinci_evm_devices[] __initdata = {
810*4882a593Smuzhiyun &davinci_fb_device,
811*4882a593Smuzhiyun &rtc_dev,
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun static void __init
davinci_evm_map_io(void)815*4882a593Smuzhiyun davinci_evm_map_io(void)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun dm644x_init();
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
davinci_phy_fixup(struct phy_device * phydev)820*4882a593Smuzhiyun static int davinci_phy_fixup(struct phy_device *phydev)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun unsigned int control;
823*4882a593Smuzhiyun /* CRITICAL: Fix for increasing PHY signal drive strength for
824*4882a593Smuzhiyun * TX lockup issue. On DaVinci EVM, the Intel LXT971 PHY
825*4882a593Smuzhiyun * signal strength was low causing TX to fail randomly. The
826*4882a593Smuzhiyun * fix is to Set bit 11 (Increased MII drive strength) of PHY
827*4882a593Smuzhiyun * register 26 (Digital Config register) on this phy. */
828*4882a593Smuzhiyun control = phy_read(phydev, 26);
829*4882a593Smuzhiyun phy_write(phydev, 26, (control | 0x800));
830*4882a593Smuzhiyun return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun #define HAS_ATA (IS_ENABLED(CONFIG_BLK_DEV_PALMCHIP_BK3710) || \
834*4882a593Smuzhiyun IS_ENABLED(CONFIG_PATA_BK3710))
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #define HAS_NOR IS_ENABLED(CONFIG_MTD_PHYSMAP)
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun #define HAS_NAND IS_ENABLED(CONFIG_MTD_NAND_DAVINCI)
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #define GPIO_nVBUS_DRV 160
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun static struct gpiod_lookup_table dm644evm_usb_gpio_table = {
843*4882a593Smuzhiyun .dev_id = "musb-davinci",
844*4882a593Smuzhiyun .table = {
845*4882a593Smuzhiyun GPIO_LOOKUP("davinci_gpio", GPIO_nVBUS_DRV, NULL,
846*4882a593Smuzhiyun GPIO_ACTIVE_HIGH),
847*4882a593Smuzhiyun { }
848*4882a593Smuzhiyun },
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
davinci_evm_init(void)851*4882a593Smuzhiyun static __init void davinci_evm_init(void)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun int ret;
854*4882a593Smuzhiyun struct clk *aemif_clk;
855*4882a593Smuzhiyun struct davinci_soc_info *soc_info = &davinci_soc_info;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun dm644x_register_clocks();
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun regulator_register_always_on(0, "fixed-dummy", fixed_supplies_1_8v,
860*4882a593Smuzhiyun ARRAY_SIZE(fixed_supplies_1_8v), 1800000);
861*4882a593Smuzhiyun regulator_register_always_on(1, "fixed-dummy", fixed_supplies_3_3v,
862*4882a593Smuzhiyun ARRAY_SIZE(fixed_supplies_3_3v), 3300000);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun dm644x_init_devices();
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun ret = dm644x_gpio_register();
867*4882a593Smuzhiyun if (ret)
868*4882a593Smuzhiyun pr_warn("%s: GPIO init failed: %d\n", __func__, ret);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun aemif_clk = clk_get(NULL, "aemif");
871*4882a593Smuzhiyun clk_prepare_enable(aemif_clk);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (HAS_ATA) {
874*4882a593Smuzhiyun if (HAS_NAND || HAS_NOR)
875*4882a593Smuzhiyun pr_warn("WARNING: both IDE and Flash are enabled, but they share AEMIF pins\n"
876*4882a593Smuzhiyun "\tDisable IDE for NAND/NOR support\n");
877*4882a593Smuzhiyun davinci_init_ide();
878*4882a593Smuzhiyun } else if (HAS_NAND || HAS_NOR) {
879*4882a593Smuzhiyun davinci_cfg_reg(DM644X_HPIEN_DISABLE);
880*4882a593Smuzhiyun davinci_cfg_reg(DM644X_ATAEN_DISABLE);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* only one device will be jumpered and detected */
883*4882a593Smuzhiyun if (HAS_NAND) {
884*4882a593Smuzhiyun platform_device_register(&davinci_evm_aemif_device);
885*4882a593Smuzhiyun #ifdef CONFIG_I2C
886*4882a593Smuzhiyun evm_leds[7].default_trigger = "nand-disk";
887*4882a593Smuzhiyun #endif
888*4882a593Smuzhiyun if (HAS_NOR)
889*4882a593Smuzhiyun pr_warn("WARNING: both NAND and NOR flash are enabled; disable one of them.\n");
890*4882a593Smuzhiyun } else if (HAS_NOR)
891*4882a593Smuzhiyun platform_device_register(&davinci_evm_norflash_device);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun platform_add_devices(davinci_evm_devices,
895*4882a593Smuzhiyun ARRAY_SIZE(davinci_evm_devices));
896*4882a593Smuzhiyun #ifdef CONFIG_I2C
897*4882a593Smuzhiyun nvmem_add_cell_table(&dm644evm_nvmem_cell_table);
898*4882a593Smuzhiyun nvmem_add_cell_lookups(&dm644evm_nvmem_cell_lookup, 1);
899*4882a593Smuzhiyun evm_init_i2c();
900*4882a593Smuzhiyun davinci_setup_mmc(0, &dm6446evm_mmc_config);
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun dm644x_init_video(&dm644xevm_capture_cfg, &dm644xevm_display_cfg);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun davinci_serial_init(dm644x_serial_device);
905*4882a593Smuzhiyun dm644x_init_asp();
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* irlml6401 switches over 1A, in under 8 msec */
908*4882a593Smuzhiyun gpiod_add_lookup_table(&dm644evm_usb_gpio_table);
909*4882a593Smuzhiyun davinci_setup_usb(1000, 8);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (IS_BUILTIN(CONFIG_PHYLIB)) {
912*4882a593Smuzhiyun soc_info->emac_pdata->phy_id = DM644X_EVM_PHY_ID;
913*4882a593Smuzhiyun /* Register the fixup for PHY on DaVinci */
914*4882a593Smuzhiyun phy_register_fixup_for_uid(LXT971_PHY_ID, LXT971_PHY_MASK,
915*4882a593Smuzhiyun davinci_phy_fixup);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun MACHINE_START(DAVINCI_EVM, "DaVinci DM644x EVM")
920*4882a593Smuzhiyun /* Maintainer: MontaVista Software <source@mvista.com> */
921*4882a593Smuzhiyun .atag_offset = 0x100,
922*4882a593Smuzhiyun .map_io = davinci_evm_map_io,
923*4882a593Smuzhiyun .init_irq = dm644x_init_irq,
924*4882a593Smuzhiyun .init_time = dm644x_init_time,
925*4882a593Smuzhiyun .init_machine = davinci_evm_init,
926*4882a593Smuzhiyun .init_late = davinci_init_late,
927*4882a593Smuzhiyun .dma_zone_size = SZ_128M,
928*4882a593Smuzhiyun MACHINE_END
929