1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCI-E support for CNS3xxx
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2008 Cavium Networks
6*4882a593Smuzhiyun * Richard Liu <richard.liu@caviumnetworks.com>
7*4882a593Smuzhiyun * Copyright 2010 MontaVista Software, LLC.
8*4882a593Smuzhiyun * Anton Vorontsov <avorontsov@mvista.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/bug.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/ptrace.h>
19*4882a593Smuzhiyun #include <asm/mach/map.h>
20*4882a593Smuzhiyun #include "cns3xxx.h"
21*4882a593Smuzhiyun #include "core.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct cns3xxx_pcie {
24*4882a593Smuzhiyun void __iomem *host_regs; /* PCI config registers for host bridge */
25*4882a593Smuzhiyun void __iomem *cfg0_regs; /* PCI Type 0 config registers */
26*4882a593Smuzhiyun void __iomem *cfg1_regs; /* PCI Type 1 config registers */
27*4882a593Smuzhiyun unsigned int irqs[2];
28*4882a593Smuzhiyun struct resource res_io;
29*4882a593Smuzhiyun struct resource res_mem;
30*4882a593Smuzhiyun int port;
31*4882a593Smuzhiyun bool linked;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
sysdata_to_cnspci(void * sysdata)34*4882a593Smuzhiyun static struct cns3xxx_pcie *sysdata_to_cnspci(void *sysdata)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct pci_sys_data *root = sysdata;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun return root->private_data;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
pdev_to_cnspci(const struct pci_dev * dev)41*4882a593Smuzhiyun static struct cns3xxx_pcie *pdev_to_cnspci(const struct pci_dev *dev)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun return sysdata_to_cnspci(dev->sysdata);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
pbus_to_cnspci(struct pci_bus * bus)46*4882a593Smuzhiyun static struct cns3xxx_pcie *pbus_to_cnspci(struct pci_bus *bus)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return sysdata_to_cnspci(bus->sysdata);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
cns3xxx_pci_map_bus(struct pci_bus * bus,unsigned int devfn,int where)51*4882a593Smuzhiyun static void __iomem *cns3xxx_pci_map_bus(struct pci_bus *bus,
52*4882a593Smuzhiyun unsigned int devfn, int where)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct cns3xxx_pcie *cnspci = pbus_to_cnspci(bus);
55*4882a593Smuzhiyun int busno = bus->number;
56*4882a593Smuzhiyun int slot = PCI_SLOT(devfn);
57*4882a593Smuzhiyun void __iomem *base;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* If there is no link, just show the CNS PCI bridge. */
60*4882a593Smuzhiyun if (!cnspci->linked && busno > 0)
61*4882a593Smuzhiyun return NULL;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * The CNS PCI bridge doesn't fit into the PCI hierarchy, though
65*4882a593Smuzhiyun * we still want to access it.
66*4882a593Smuzhiyun * We place the host bridge on bus 0, and the directly connected
67*4882a593Smuzhiyun * device on bus 1, slot 0.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun if (busno == 0) { /* internal PCIe bus, host bridge device */
70*4882a593Smuzhiyun if (devfn == 0) /* device# and function# are ignored by hw */
71*4882a593Smuzhiyun base = cnspci->host_regs;
72*4882a593Smuzhiyun else
73*4882a593Smuzhiyun return NULL; /* no such device */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun } else if (busno == 1) { /* directly connected PCIe device */
76*4882a593Smuzhiyun if (slot == 0) /* device# is ignored by hw */
77*4882a593Smuzhiyun base = cnspci->cfg0_regs;
78*4882a593Smuzhiyun else
79*4882a593Smuzhiyun return NULL; /* no such device */
80*4882a593Smuzhiyun } else /* remote PCI bus */
81*4882a593Smuzhiyun base = cnspci->cfg1_regs + ((busno & 0xf) << 20);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return base + where + (devfn << 12);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
cns3xxx_pci_read_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)86*4882a593Smuzhiyun static int cns3xxx_pci_read_config(struct pci_bus *bus, unsigned int devfn,
87*4882a593Smuzhiyun int where, int size, u32 *val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun int ret;
90*4882a593Smuzhiyun u32 mask = (0x1ull << (size * 8)) - 1;
91*4882a593Smuzhiyun int shift = (where % 4) * 8;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun ret = pci_generic_config_read(bus, devfn, where, size, val);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (ret == PCIBIOS_SUCCESSFUL && !bus->number && !devfn &&
96*4882a593Smuzhiyun (where & 0xffc) == PCI_CLASS_REVISION)
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * RC's class is 0xb, but Linux PCI driver needs 0x604
99*4882a593Smuzhiyun * for a PCIe bridge. So we must fixup the class code
100*4882a593Smuzhiyun * to 0x604 here.
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun *val = ((((*val << shift) & 0xff) | (0x604 << 16)) >> shift) & mask;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
cns3xxx_pci_setup(int nr,struct pci_sys_data * sys)107*4882a593Smuzhiyun static int cns3xxx_pci_setup(int nr, struct pci_sys_data *sys)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct cns3xxx_pcie *cnspci = sysdata_to_cnspci(sys);
110*4882a593Smuzhiyun struct resource *res_io = &cnspci->res_io;
111*4882a593Smuzhiyun struct resource *res_mem = &cnspci->res_mem;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun BUG_ON(request_resource(&iomem_resource, res_io) ||
114*4882a593Smuzhiyun request_resource(&iomem_resource, res_mem));
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun pci_add_resource_offset(&sys->resources, res_io, sys->io_offset);
117*4882a593Smuzhiyun pci_add_resource_offset(&sys->resources, res_mem, sys->mem_offset);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 1;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static struct pci_ops cns3xxx_pcie_ops = {
123*4882a593Smuzhiyun .map_bus = cns3xxx_pci_map_bus,
124*4882a593Smuzhiyun .read = cns3xxx_pci_read_config,
125*4882a593Smuzhiyun .write = pci_generic_config_write,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
cns3xxx_pcie_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)128*4882a593Smuzhiyun static int cns3xxx_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct cns3xxx_pcie *cnspci = pdev_to_cnspci(dev);
131*4882a593Smuzhiyun int irq = cnspci->irqs[!!dev->bus->number];
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun pr_info("PCIe map irq: %04d:%02x:%02x.%02x slot %d, pin %d, irq: %d\n",
134*4882a593Smuzhiyun pci_domain_nr(dev->bus), dev->bus->number, PCI_SLOT(dev->devfn),
135*4882a593Smuzhiyun PCI_FUNC(dev->devfn), slot, pin, irq);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return irq;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct cns3xxx_pcie cns3xxx_pcie[] = {
141*4882a593Smuzhiyun [0] = {
142*4882a593Smuzhiyun .host_regs = (void __iomem *)CNS3XXX_PCIE0_HOST_BASE_VIRT,
143*4882a593Smuzhiyun .cfg0_regs = (void __iomem *)CNS3XXX_PCIE0_CFG0_BASE_VIRT,
144*4882a593Smuzhiyun .cfg1_regs = (void __iomem *)CNS3XXX_PCIE0_CFG1_BASE_VIRT,
145*4882a593Smuzhiyun .res_io = {
146*4882a593Smuzhiyun .name = "PCIe0 I/O space",
147*4882a593Smuzhiyun .start = CNS3XXX_PCIE0_IO_BASE,
148*4882a593Smuzhiyun .end = CNS3XXX_PCIE0_CFG0_BASE - 1, /* 16 MiB */
149*4882a593Smuzhiyun .flags = IORESOURCE_IO,
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun .res_mem = {
152*4882a593Smuzhiyun .name = "PCIe0 non-prefetchable",
153*4882a593Smuzhiyun .start = CNS3XXX_PCIE0_MEM_BASE,
154*4882a593Smuzhiyun .end = CNS3XXX_PCIE0_HOST_BASE - 1, /* 176 MiB */
155*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
156*4882a593Smuzhiyun },
157*4882a593Smuzhiyun .irqs = { IRQ_CNS3XXX_PCIE0_RC, IRQ_CNS3XXX_PCIE0_DEVICE, },
158*4882a593Smuzhiyun .port = 0,
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun [1] = {
161*4882a593Smuzhiyun .host_regs = (void __iomem *)CNS3XXX_PCIE1_HOST_BASE_VIRT,
162*4882a593Smuzhiyun .cfg0_regs = (void __iomem *)CNS3XXX_PCIE1_CFG0_BASE_VIRT,
163*4882a593Smuzhiyun .cfg1_regs = (void __iomem *)CNS3XXX_PCIE1_CFG1_BASE_VIRT,
164*4882a593Smuzhiyun .res_io = {
165*4882a593Smuzhiyun .name = "PCIe1 I/O space",
166*4882a593Smuzhiyun .start = CNS3XXX_PCIE1_IO_BASE,
167*4882a593Smuzhiyun .end = CNS3XXX_PCIE1_CFG0_BASE - 1, /* 16 MiB */
168*4882a593Smuzhiyun .flags = IORESOURCE_IO,
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun .res_mem = {
171*4882a593Smuzhiyun .name = "PCIe1 non-prefetchable",
172*4882a593Smuzhiyun .start = CNS3XXX_PCIE1_MEM_BASE,
173*4882a593Smuzhiyun .end = CNS3XXX_PCIE1_HOST_BASE - 1, /* 176 MiB */
174*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun .irqs = { IRQ_CNS3XXX_PCIE1_RC, IRQ_CNS3XXX_PCIE1_DEVICE, },
177*4882a593Smuzhiyun .port = 1,
178*4882a593Smuzhiyun },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
cns3xxx_pcie_check_link(struct cns3xxx_pcie * cnspci)181*4882a593Smuzhiyun static void __init cns3xxx_pcie_check_link(struct cns3xxx_pcie *cnspci)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun int port = cnspci->port;
184*4882a593Smuzhiyun u32 reg;
185*4882a593Smuzhiyun unsigned long time;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun reg = __raw_readl(MISC_PCIE_CTRL(port));
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * Enable Application Request to 1, it will exit L1 automatically,
190*4882a593Smuzhiyun * but when chip back, it will use another clock, still can use 0x1.
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun reg |= 0x3;
193*4882a593Smuzhiyun __raw_writel(reg, MISC_PCIE_CTRL(port));
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun pr_info("PCIe: Port[%d] Enable PCIe LTSSM\n", port);
196*4882a593Smuzhiyun pr_info("PCIe: Port[%d] Check data link layer...", port);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun time = jiffies;
199*4882a593Smuzhiyun while (1) {
200*4882a593Smuzhiyun reg = __raw_readl(MISC_PCIE_PM_DEBUG(port));
201*4882a593Smuzhiyun if (reg & 0x1) {
202*4882a593Smuzhiyun pr_info("Link up.\n");
203*4882a593Smuzhiyun cnspci->linked = 1;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun } else if (time_after(jiffies, time + 50)) {
206*4882a593Smuzhiyun pr_info("Device not found.\n");
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
cns3xxx_write_config(struct cns3xxx_pcie * cnspci,int where,int size,u32 val)212*4882a593Smuzhiyun static void cns3xxx_write_config(struct cns3xxx_pcie *cnspci,
213*4882a593Smuzhiyun int where, int size, u32 val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun void __iomem *base = cnspci->host_regs + (where & 0xffc);
216*4882a593Smuzhiyun u32 v;
217*4882a593Smuzhiyun u32 mask = (0x1ull << (size * 8)) - 1;
218*4882a593Smuzhiyun int shift = (where % 4) * 8;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun v = readl_relaxed(base);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun v &= ~(mask << shift);
223*4882a593Smuzhiyun v |= (val & mask) << shift;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun writel_relaxed(v, base);
226*4882a593Smuzhiyun readl_relaxed(base);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
cns3xxx_pcie_hw_init(struct cns3xxx_pcie * cnspci)229*4882a593Smuzhiyun static void __init cns3xxx_pcie_hw_init(struct cns3xxx_pcie *cnspci)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun u16 mem_base = cnspci->res_mem.start >> 16;
232*4882a593Smuzhiyun u16 mem_limit = cnspci->res_mem.end >> 16;
233*4882a593Smuzhiyun u16 io_base = cnspci->res_io.start >> 16;
234*4882a593Smuzhiyun u16 io_limit = cnspci->res_io.end >> 16;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_PRIMARY_BUS, 1, 0);
237*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_SECONDARY_BUS, 1, 1);
238*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_SUBORDINATE_BUS, 1, 1);
239*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_MEMORY_BASE, 2, mem_base);
240*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_MEMORY_LIMIT, 2, mem_limit);
241*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_IO_BASE_UPPER16, 2, io_base);
242*4882a593Smuzhiyun cns3xxx_write_config(cnspci, PCI_IO_LIMIT_UPPER16, 2, io_limit);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (!cnspci->linked)
245*4882a593Smuzhiyun return;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Set Device Max_Read_Request_Size to 128 byte */
248*4882a593Smuzhiyun pcie_bus_config = PCIE_BUS_PEER2PEER;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Disable PCIe0 Interrupt Mask INTA to INTD */
251*4882a593Smuzhiyun __raw_writel(~0x3FFF, MISC_PCIE_INT_MASK(cnspci->port));
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
cns3xxx_pcie_abort_handler(unsigned long addr,unsigned int fsr,struct pt_regs * regs)254*4882a593Smuzhiyun static int cns3xxx_pcie_abort_handler(unsigned long addr, unsigned int fsr,
255*4882a593Smuzhiyun struct pt_regs *regs)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun if (fsr & (1 << 10))
258*4882a593Smuzhiyun regs->ARM_pc += 4;
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
cns3xxx_pcie_init_late(void)262*4882a593Smuzhiyun void __init cns3xxx_pcie_init_late(void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun int i;
265*4882a593Smuzhiyun void *private_data;
266*4882a593Smuzhiyun struct hw_pci hw_pci = {
267*4882a593Smuzhiyun .nr_controllers = 1,
268*4882a593Smuzhiyun .ops = &cns3xxx_pcie_ops,
269*4882a593Smuzhiyun .setup = cns3xxx_pci_setup,
270*4882a593Smuzhiyun .map_irq = cns3xxx_pcie_map_irq,
271*4882a593Smuzhiyun .private_data = &private_data,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun pcibios_min_io = 0;
275*4882a593Smuzhiyun pcibios_min_mem = 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun hook_fault_code(16 + 6, cns3xxx_pcie_abort_handler, SIGBUS, 0,
278*4882a593Smuzhiyun "imprecise external abort");
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cns3xxx_pcie); i++) {
281*4882a593Smuzhiyun cns3xxx_pwr_clk_en(0x1 << PM_CLK_GATE_REG_OFFSET_PCIE(i));
282*4882a593Smuzhiyun cns3xxx_pwr_soft_rst(0x1 << PM_SOFT_RST_REG_OFFST_PCIE(i));
283*4882a593Smuzhiyun cns3xxx_pcie_check_link(&cns3xxx_pcie[i]);
284*4882a593Smuzhiyun cns3xxx_pcie_hw_init(&cns3xxx_pcie[i]);
285*4882a593Smuzhiyun private_data = &cns3xxx_pcie[i];
286*4882a593Smuzhiyun pci_common_init(&hw_pci);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun pci_assign_unassigned_resources();
290*4882a593Smuzhiyun }
291