xref: /OK3568_Linux_fs/kernel/arch/arm/mach-cns3xxx/cns3xxx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2008 Cavium Networks
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __MACH_BOARD_CNS3XXXH
7*4882a593Smuzhiyun #define __MACH_BOARD_CNS3XXXH
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * Memory map
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #define CNS3XXX_FLASH_BASE			0x10000000	/* Flash/SRAM Memory Bank 0 */
13*4882a593Smuzhiyun #define CNS3XXX_FLASH_SIZE			SZ_256M
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define CNS3XXX_DDR2SDRAM_BASE			0x20000000	/* DDR2 SDRAM Memory */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CNS3XXX_SPI_FLASH_BASE			0x60000000	/* SPI Serial Flash Memory */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CNS3XXX_SWITCH_BASE			0x70000000	/* Switch and HNAT Control */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CNS3XXX_PPE_BASE			0x70001000	/* HANT	*/
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CNS3XXX_EMBEDDED_SRAM_BASE		0x70002000	/* HANT Embedded SRAM */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define CNS3XXX_SSP_BASE			0x71000000	/* Synchronous Serial Port - SPI/PCM/I2C */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define CNS3XXX_DMC_BASE			0x72000000	/* DMC Control (DDR2 SDRAM) */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CNS3XXX_SMC_BASE			0x73000000	/* SMC Control */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define SMC_MEMC_STATUS_OFFSET			0x000
32*4882a593Smuzhiyun #define SMC_MEMIF_CFG_OFFSET			0x004
33*4882a593Smuzhiyun #define SMC_MEMC_CFG_SET_OFFSET			0x008
34*4882a593Smuzhiyun #define SMC_MEMC_CFG_CLR_OFFSET			0x00C
35*4882a593Smuzhiyun #define SMC_DIRECT_CMD_OFFSET			0x010
36*4882a593Smuzhiyun #define SMC_SET_CYCLES_OFFSET			0x014
37*4882a593Smuzhiyun #define SMC_SET_OPMODE_OFFSET			0x018
38*4882a593Smuzhiyun #define SMC_REFRESH_PERIOD_0_OFFSET		0x020
39*4882a593Smuzhiyun #define SMC_REFRESH_PERIOD_1_OFFSET		0x024
40*4882a593Smuzhiyun #define SMC_SRAM_CYCLES0_0_OFFSET		0x100
41*4882a593Smuzhiyun #define SMC_NAND_CYCLES0_0_OFFSET		0x100
42*4882a593Smuzhiyun #define SMC_OPMODE0_0_OFFSET			0x104
43*4882a593Smuzhiyun #define SMC_SRAM_CYCLES0_1_OFFSET		0x120
44*4882a593Smuzhiyun #define SMC_NAND_CYCLES0_1_OFFSET		0x120
45*4882a593Smuzhiyun #define SMC_OPMODE0_1_OFFSET			0x124
46*4882a593Smuzhiyun #define SMC_USER_STATUS_OFFSET			0x200
47*4882a593Smuzhiyun #define SMC_USER_CONFIG_OFFSET			0x204
48*4882a593Smuzhiyun #define SMC_ECC_STATUS_OFFSET			0x300
49*4882a593Smuzhiyun #define SMC_ECC_MEMCFG_OFFSET			0x304
50*4882a593Smuzhiyun #define SMC_ECC_MEMCOMMAND1_OFFSET		0x308
51*4882a593Smuzhiyun #define SMC_ECC_MEMCOMMAND2_OFFSET		0x30C
52*4882a593Smuzhiyun #define SMC_ECC_ADDR0_OFFSET			0x310
53*4882a593Smuzhiyun #define SMC_ECC_ADDR1_OFFSET			0x314
54*4882a593Smuzhiyun #define SMC_ECC_VALUE0_OFFSET			0x318
55*4882a593Smuzhiyun #define SMC_ECC_VALUE1_OFFSET			0x31C
56*4882a593Smuzhiyun #define SMC_ECC_VALUE2_OFFSET			0x320
57*4882a593Smuzhiyun #define SMC_ECC_VALUE3_OFFSET			0x324
58*4882a593Smuzhiyun #define SMC_PERIPH_ID_0_OFFSET			0xFE0
59*4882a593Smuzhiyun #define SMC_PERIPH_ID_1_OFFSET			0xFE4
60*4882a593Smuzhiyun #define SMC_PERIPH_ID_2_OFFSET			0xFE8
61*4882a593Smuzhiyun #define SMC_PERIPH_ID_3_OFFSET			0xFEC
62*4882a593Smuzhiyun #define SMC_PCELL_ID_0_OFFSET			0xFF0
63*4882a593Smuzhiyun #define SMC_PCELL_ID_1_OFFSET			0xFF4
64*4882a593Smuzhiyun #define SMC_PCELL_ID_2_OFFSET			0xFF8
65*4882a593Smuzhiyun #define SMC_PCELL_ID_3_OFFSET			0xFFC
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define CNS3XXX_GPIOA_BASE			0x74000000	/* GPIO port A */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define CNS3XXX_GPIOB_BASE			0x74800000	/* GPIO port B */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define CNS3XXX_RTC_BASE			0x75000000	/* Real Time Clock */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define RTC_SEC_OFFSET				0x00
74*4882a593Smuzhiyun #define RTC_MIN_OFFSET				0x04
75*4882a593Smuzhiyun #define RTC_HOUR_OFFSET				0x08
76*4882a593Smuzhiyun #define RTC_DAY_OFFSET				0x0C
77*4882a593Smuzhiyun #define RTC_SEC_ALM_OFFSET			0x10
78*4882a593Smuzhiyun #define RTC_MIN_ALM_OFFSET			0x14
79*4882a593Smuzhiyun #define RTC_HOUR_ALM_OFFSET			0x18
80*4882a593Smuzhiyun #define RTC_REC_OFFSET				0x1C
81*4882a593Smuzhiyun #define RTC_CTRL_OFFSET				0x20
82*4882a593Smuzhiyun #define RTC_INTR_STS_OFFSET			0x34
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CNS3XXX_MISC_BASE			0x76000000	/* Misc Control */
85*4882a593Smuzhiyun #define CNS3XXX_MISC_BASE_VIRT			0xFB000000	/* Misc Control */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define CNS3XXX_PM_BASE				0x77000000	/* Power Management Control */
88*4882a593Smuzhiyun #define CNS3XXX_PM_BASE_VIRT			0xFB001000
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define PM_CLK_GATE_OFFSET			0x00
91*4882a593Smuzhiyun #define PM_SOFT_RST_OFFSET			0x04
92*4882a593Smuzhiyun #define PM_HS_CFG_OFFSET			0x08
93*4882a593Smuzhiyun #define PM_CACTIVE_STA_OFFSET			0x0C
94*4882a593Smuzhiyun #define PM_PWR_STA_OFFSET			0x10
95*4882a593Smuzhiyun #define PM_SYS_CLK_CTRL_OFFSET			0x14
96*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_OFFSET		0x18
97*4882a593Smuzhiyun #define PM_PLL_HM_PD_OFFSET			0x1C
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define CNS3XXX_UART0_BASE			0x78000000	/* UART 0 */
100*4882a593Smuzhiyun #define CNS3XXX_UART0_BASE_VIRT			0xFB002000
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define CNS3XXX_UART1_BASE			0x78400000	/* UART 1 */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define CNS3XXX_UART2_BASE			0x78800000	/* UART 2 */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define CNS3XXX_DMAC_BASE			0x79000000	/* Generic DMA Control */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define CNS3XXX_CORESIGHT_BASE			0x7A000000	/* CoreSight */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define CNS3XXX_CRYPTO_BASE			0x7B000000	/* Crypto */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define CNS3XXX_I2S_BASE			0x7C000000	/* I2S */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define CNS3XXX_TIMER1_2_3_BASE			0x7C800000	/* Timer */
115*4882a593Smuzhiyun #define CNS3XXX_TIMER1_2_3_BASE_VIRT		0xFB003000
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define TIMER1_COUNTER_OFFSET			0x00
118*4882a593Smuzhiyun #define TIMER1_AUTO_RELOAD_OFFSET		0x04
119*4882a593Smuzhiyun #define TIMER1_MATCH_V1_OFFSET			0x08
120*4882a593Smuzhiyun #define TIMER1_MATCH_V2_OFFSET			0x0C
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define TIMER2_COUNTER_OFFSET			0x10
123*4882a593Smuzhiyun #define TIMER2_AUTO_RELOAD_OFFSET		0x14
124*4882a593Smuzhiyun #define TIMER2_MATCH_V1_OFFSET			0x18
125*4882a593Smuzhiyun #define TIMER2_MATCH_V2_OFFSET			0x1C
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define TIMER1_2_CONTROL_OFFSET			0x30
128*4882a593Smuzhiyun #define TIMER1_2_INTERRUPT_STATUS_OFFSET	0x34
129*4882a593Smuzhiyun #define TIMER1_2_INTERRUPT_MASK_OFFSET		0x38
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define TIMER_FREERUN_OFFSET			0x40
132*4882a593Smuzhiyun #define TIMER_FREERUN_CONTROL_OFFSET		0x44
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define CNS3XXX_HCIE_BASE			0x7D000000	/* HCIE Control */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define CNS3XXX_RAID_BASE			0x7E000000	/* RAID Control */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define CNS3XXX_AXI_IXC_BASE			0x7F000000	/* AXI IXC */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define CNS3XXX_CLCD_BASE			0x80000000	/* LCD Control */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define CNS3XXX_USBOTG_BASE			0x81000000	/* USB OTG Control */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define CNS3XXX_USB_BASE			0x82000000	/* USB Host Control */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define CNS3XXX_SATA2_BASE			0x83000000	/* SATA */
147*4882a593Smuzhiyun #define CNS3XXX_SATA2_SIZE			SZ_16M
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define CNS3XXX_CAMERA_BASE			0x84000000	/* Camera Interface */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define CNS3XXX_SDIO_BASE			0x85000000	/* SDIO */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define CNS3XXX_I2S_TDM_BASE			0x86000000	/* I2S TDM */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CNS3XXX_2DG_BASE			0x87000000	/* 2D Graphic Control */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define CNS3XXX_USB_OHCI_BASE			0x88000000	/* USB OHCI */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define CNS3XXX_L2C_BASE			0x92000000	/* L2 Cache Control */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define CNS3XXX_PCIE0_MEM_BASE			0xA0000000	/* PCIe Port 0 IO/Memory Space */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CNS3XXX_PCIE0_HOST_BASE			0xAB000000	/* PCIe Port 0 RC Base */
164*4882a593Smuzhiyun #define CNS3XXX_PCIE0_HOST_BASE_VIRT		0xE1000000
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define CNS3XXX_PCIE0_IO_BASE			0xAC000000	/* PCIe Port 0 */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define CNS3XXX_PCIE0_CFG0_BASE			0xAD000000	/* PCIe Port 0 CFG Type 0 */
169*4882a593Smuzhiyun #define CNS3XXX_PCIE0_CFG0_BASE_VIRT		0xE3000000
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define CNS3XXX_PCIE0_CFG1_BASE			0xAE000000	/* PCIe Port 0 CFG Type 1 */
172*4882a593Smuzhiyun #define CNS3XXX_PCIE0_CFG1_BASE_VIRT		0xE4000000
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define CNS3XXX_PCIE0_MSG_BASE			0xAF000000	/* PCIe Port 0 Message Space */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CNS3XXX_PCIE1_MEM_BASE			0xB0000000	/* PCIe Port 1 IO/Memory Space */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define CNS3XXX_PCIE1_HOST_BASE			0xBB000000	/* PCIe Port 1 RC Base */
179*4882a593Smuzhiyun #define CNS3XXX_PCIE1_HOST_BASE_VIRT		0xE9000000
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define CNS3XXX_PCIE1_IO_BASE			0xBC000000	/* PCIe Port 1 */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CNS3XXX_PCIE1_CFG0_BASE			0xBD000000	/* PCIe Port 1 CFG Type 0 */
184*4882a593Smuzhiyun #define CNS3XXX_PCIE1_CFG0_BASE_VIRT		0xEB000000
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define CNS3XXX_PCIE1_CFG1_BASE			0xBE000000	/* PCIe Port 1 CFG Type 1 */
187*4882a593Smuzhiyun #define CNS3XXX_PCIE1_CFG1_BASE_VIRT		0xEC000000
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CNS3XXX_PCIE1_MSG_BASE			0xBF000000	/* PCIe Port 1 Message Space */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun  * Testchip peripheral and fpga gic regions
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun #define CNS3XXX_TC11MP_SCU_BASE			0x90000000	/* IRQ, Test chip */
195*4882a593Smuzhiyun #define CNS3XXX_TC11MP_SCU_BASE_VIRT		0xFB004000
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define CNS3XXX_TC11MP_GIC_CPU_BASE		0x90000100	/* Test chip interrupt controller CPU interface */
198*4882a593Smuzhiyun #define CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT	(CNS3XXX_TC11MP_SCU_BASE_VIRT + 0x100)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define CNS3XXX_TC11MP_TWD_BASE			0x90000600
201*4882a593Smuzhiyun #define CNS3XXX_TC11MP_TWD_BASE_VIRT		(CNS3XXX_TC11MP_SCU_BASE_VIRT + 0x600)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define CNS3XXX_TC11MP_GIC_DIST_BASE		0x90001000	/* Test chip interrupt controller distributor */
204*4882a593Smuzhiyun #define CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT	(CNS3XXX_TC11MP_SCU_BASE_VIRT + 0x1000)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CNS3XXX_TC11MP_L220_BASE		0x92002000	/* L220 registers */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * Misc block
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun #define MISC_MEM_MAP(offs) (void __iomem *)(CNS3XXX_MISC_BASE_VIRT + (offs))
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define MISC_MEMORY_REMAP_REG			MISC_MEM_MAP(0x00)
214*4882a593Smuzhiyun #define MISC_CHIP_CONFIG_REG			MISC_MEM_MAP(0x04)
215*4882a593Smuzhiyun #define MISC_DEBUG_PROBE_DATA_REG		MISC_MEM_MAP(0x08)
216*4882a593Smuzhiyun #define MISC_DEBUG_PROBE_SELECTION_REG		MISC_MEM_MAP(0x0C)
217*4882a593Smuzhiyun #define MISC_IO_PIN_FUNC_SELECTION_REG		MISC_MEM_MAP(0x10)
218*4882a593Smuzhiyun #define MISC_GPIOA_PIN_ENABLE_REG		MISC_MEM_MAP(0x14)
219*4882a593Smuzhiyun #define MISC_GPIOB_PIN_ENABLE_REG		MISC_MEM_MAP(0x18)
220*4882a593Smuzhiyun #define MISC_IO_PAD_DRIVE_STRENGTH_CTRL_A	MISC_MEM_MAP(0x1C)
221*4882a593Smuzhiyun #define MISC_IO_PAD_DRIVE_STRENGTH_CTRL_B	MISC_MEM_MAP(0x20)
222*4882a593Smuzhiyun #define MISC_GPIOA_15_0_PULL_CTRL_REG		MISC_MEM_MAP(0x24)
223*4882a593Smuzhiyun #define MISC_GPIOA_16_31_PULL_CTRL_REG		MISC_MEM_MAP(0x28)
224*4882a593Smuzhiyun #define MISC_GPIOB_15_0_PULL_CTRL_REG		MISC_MEM_MAP(0x2C)
225*4882a593Smuzhiyun #define MISC_GPIOB_16_31_PULL_CTRL_REG		MISC_MEM_MAP(0x30)
226*4882a593Smuzhiyun #define MISC_IO_PULL_CTRL_REG			MISC_MEM_MAP(0x34)
227*4882a593Smuzhiyun #define MISC_E_FUSE_31_0_REG			MISC_MEM_MAP(0x40)
228*4882a593Smuzhiyun #define MISC_E_FUSE_63_32_REG			MISC_MEM_MAP(0x44)
229*4882a593Smuzhiyun #define MISC_E_FUSE_95_64_REG			MISC_MEM_MAP(0x48)
230*4882a593Smuzhiyun #define MISC_E_FUSE_127_96_REG			MISC_MEM_MAP(0x4C)
231*4882a593Smuzhiyun #define MISC_SOFTWARE_TEST_1_REG		MISC_MEM_MAP(0x50)
232*4882a593Smuzhiyun #define MISC_SOFTWARE_TEST_2_REG		MISC_MEM_MAP(0x54)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define MISC_SATA_POWER_MODE			MISC_MEM_MAP(0x310)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define MISC_USB_CFG_REG			MISC_MEM_MAP(0x800)
237*4882a593Smuzhiyun #define MISC_USB_STS_REG			MISC_MEM_MAP(0x804)
238*4882a593Smuzhiyun #define MISC_USBPHY00_CFG_REG			MISC_MEM_MAP(0x808)
239*4882a593Smuzhiyun #define MISC_USBPHY01_CFG_REG			MISC_MEM_MAP(0x80c)
240*4882a593Smuzhiyun #define MISC_USBPHY10_CFG_REG			MISC_MEM_MAP(0x810)
241*4882a593Smuzhiyun #define MISC_USBPHY11_CFG_REG			MISC_MEM_MAP(0x814)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define MISC_PCIEPHY_CMCTL(x)			MISC_MEM_MAP(0x900 + (x) * 0x004)
244*4882a593Smuzhiyun #define MISC_PCIEPHY_CTL(x)			MISC_MEM_MAP(0x940 + (x) * 0x100)
245*4882a593Smuzhiyun #define MISC_PCIE_AXIS_AWMISC(x)		MISC_MEM_MAP(0x944 + (x) * 0x100)
246*4882a593Smuzhiyun #define MISC_PCIE_AXIS_ARMISC(x)		MISC_MEM_MAP(0x948 + (x) * 0x100)
247*4882a593Smuzhiyun #define MISC_PCIE_AXIS_RMISC(x)			MISC_MEM_MAP(0x94C + (x) * 0x100)
248*4882a593Smuzhiyun #define MISC_PCIE_AXIS_BMISC(x)			MISC_MEM_MAP(0x950 + (x) * 0x100)
249*4882a593Smuzhiyun #define MISC_PCIE_AXIM_RMISC(x)			MISC_MEM_MAP(0x954 + (x) * 0x100)
250*4882a593Smuzhiyun #define MISC_PCIE_AXIM_BMISC(x)			MISC_MEM_MAP(0x958 + (x) * 0x100)
251*4882a593Smuzhiyun #define MISC_PCIE_CTRL(x)			MISC_MEM_MAP(0x95C + (x) * 0x100)
252*4882a593Smuzhiyun #define MISC_PCIE_PM_DEBUG(x)			MISC_MEM_MAP(0x960 + (x) * 0x100)
253*4882a593Smuzhiyun #define MISC_PCIE_RFC_DEBUG(x)			MISC_MEM_MAP(0x964 + (x) * 0x100)
254*4882a593Smuzhiyun #define MISC_PCIE_CXPL_DEBUGL(x)		MISC_MEM_MAP(0x968 + (x) * 0x100)
255*4882a593Smuzhiyun #define MISC_PCIE_CXPL_DEBUGH(x)		MISC_MEM_MAP(0x96C + (x) * 0x100)
256*4882a593Smuzhiyun #define MISC_PCIE_DIAG_DEBUGH(x)		MISC_MEM_MAP(0x970 + (x) * 0x100)
257*4882a593Smuzhiyun #define MISC_PCIE_W1CLR(x)			MISC_MEM_MAP(0x974 + (x) * 0x100)
258*4882a593Smuzhiyun #define MISC_PCIE_INT_MASK(x)			MISC_MEM_MAP(0x978 + (x) * 0x100)
259*4882a593Smuzhiyun #define MISC_PCIE_INT_STATUS(x)			MISC_MEM_MAP(0x97C + (x) * 0x100)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * Power management and clock control
263*4882a593Smuzhiyun  */
264*4882a593Smuzhiyun #define PMU_MEM_MAP(offs) (void __iomem *)(CNS3XXX_PM_BASE_VIRT + (offs))
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define PM_CLK_GATE_REG					PMU_MEM_MAP(0x000)
267*4882a593Smuzhiyun #define PM_SOFT_RST_REG					PMU_MEM_MAP(0x004)
268*4882a593Smuzhiyun #define PM_HS_CFG_REG					PMU_MEM_MAP(0x008)
269*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG				PMU_MEM_MAP(0x00C)
270*4882a593Smuzhiyun #define PM_PWR_STA_REG					PMU_MEM_MAP(0x010)
271*4882a593Smuzhiyun #define PM_CLK_CTRL_REG					PMU_MEM_MAP(0x014)
272*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_REG				PMU_MEM_MAP(0x018)
273*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG				PMU_MEM_MAP(0x01C)
274*4882a593Smuzhiyun #define PM_REGULAT_CTRL_REG				PMU_MEM_MAP(0x020)
275*4882a593Smuzhiyun #define PM_WDT_CTRL_REG					PMU_MEM_MAP(0x024)
276*4882a593Smuzhiyun #define PM_WU_CTRL0_REG					PMU_MEM_MAP(0x028)
277*4882a593Smuzhiyun #define PM_WU_CTRL1_REG					PMU_MEM_MAP(0x02C)
278*4882a593Smuzhiyun #define PM_CSR_REG					PMU_MEM_MAP(0x030)
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* PM_CLK_GATE_REG */
281*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_SDIO			(25)
282*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_GPU			(24)
283*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_CIM			(23)
284*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_LCDC			(22)
285*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_I2S			(21)
286*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_RAID			(20)
287*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_SATA			(19)
288*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_PCIE(x)			(17 + (x))
289*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_USB_HOST			(16)
290*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_USB_OTG			(15)
291*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_TIMER			(14)
292*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_CRYPTO			(13)
293*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_HCIE			(12)
294*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_SWITCH			(11)
295*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_GPIO			(10)
296*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_UART3			(9)
297*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_UART2			(8)
298*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_UART1			(7)
299*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_RTC			(5)
300*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_GDMA			(4)
301*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_SPI_PCM_I2C		(3)
302*4882a593Smuzhiyun #define PM_CLK_GATE_REG_OFFSET_SMC_NFI			(1)
303*4882a593Smuzhiyun #define PM_CLK_GATE_REG_MASK				(0x03FFFFBA)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* PM_SOFT_RST_REG */
306*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_WARM_RST_FLAG		(31)
307*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_CPU1			(29)
308*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_CPU0			(28)
309*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_SDIO			(25)
310*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_GPU			(24)
311*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_CIM			(23)
312*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_LCDC			(22)
313*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_I2S			(21)
314*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_RAID			(20)
315*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_SATA			(19)
316*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_PCIE(x)			(17 + (x))
317*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_USB_HOST			(16)
318*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_USB_OTG			(15)
319*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_TIMER			(14)
320*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_CRYPTO			(13)
321*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_HCIE			(12)
322*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_SWITCH			(11)
323*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_GPIO			(10)
324*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_UART3			(9)
325*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_UART2			(8)
326*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_UART1			(7)
327*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_RTC			(5)
328*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_GDMA			(4)
329*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_SPI_PCM_I2C		(3)
330*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_DMC			(2)
331*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_SMC_NFI			(1)
332*4882a593Smuzhiyun #define PM_SOFT_RST_REG_OFFST_GLOBAL			(0)
333*4882a593Smuzhiyun #define PM_SOFT_RST_REG_MASK				(0xF3FFFFBF)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* PMHS_CFG_REG */
336*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_SDIO			(25)
337*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_GPU			(24)
338*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_CIM			(23)
339*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_LCDC			(22)
340*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_I2S			(21)
341*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_RAID			(20)
342*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_SATA			(19)
343*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_PCIE1			(18)
344*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_PCIE0			(17)
345*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_USB_HOST			(16)
346*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_USB_OTG			(15)
347*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_TIMER			(14)
348*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_CRYPTO			(13)
349*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_HCIE			(12)
350*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_SWITCH			(11)
351*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_GPIO			(10)
352*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_UART3			(9)
353*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_UART2			(8)
354*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_UART1			(7)
355*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_RTC			(5)
356*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_GDMA			(4)
357*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_SPI_PCM_I2S		(3)
358*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_DMC			(2)
359*4882a593Smuzhiyun #define PM_HS_CFG_REG_OFFSET_SMC_NFI			(1)
360*4882a593Smuzhiyun #define PM_HS_CFG_REG_MASK				(0x03FFFFBE)
361*4882a593Smuzhiyun #define PM_HS_CFG_REG_MASK_SUPPORT			(0x01100806)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* PM_CACTIVE_STA_REG */
364*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_SDIO			(25)
365*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_GPU			(24)
366*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_CIM			(23)
367*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_LCDC			(22)
368*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_I2S			(21)
369*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_RAID			(20)
370*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_SATA			(19)
371*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_PCIE1			(18)
372*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_PCIE0			(17)
373*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_USB_HOST		(16)
374*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_USB_OTG		(15)
375*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_TIMER			(14)
376*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_CRYPTO		(13)
377*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_HCIE			(12)
378*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_SWITCH		(11)
379*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_GPIO			(10)
380*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_UART3			(9)
381*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_UART2			(8)
382*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_UART1			(7)
383*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_RTC			(5)
384*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_GDMA			(4)
385*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_SPI_PCM_I2S		(3)
386*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_DMC			(2)
387*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_OFFSET_SMC_NFI		(1)
388*4882a593Smuzhiyun #define PM_CACTIVE_STA_REG_MASK				(0x03FFFFBE)
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* PM_PWR_STA_REG */
391*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_SDIO			(25)
392*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_GPU			(24)
393*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_CIM			(23)
394*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_LCDC			(22)
395*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_I2S			(21)
396*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_RAID			(20)
397*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_SATA			(19)
398*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_PCIE1			(18)
399*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_PCIE0			(17)
400*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_USB_HOST		(16)
401*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_USB_OTG		(15)
402*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_TIMER			(14)
403*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_CRYPTO		(13)
404*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_HCIE			(12)
405*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_SWITCH		(11)
406*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_GPIO			(10)
407*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_UART3			(9)
408*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_UART2			(8)
409*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_UART1			(7)
410*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_RTC			(5)
411*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_GDMA			(4)
412*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_SPI_PCM_I2S		(3)
413*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_DMC			(2)
414*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_OFFSET_SMC_NFI		(1)
415*4882a593Smuzhiyun #define PM_PWR_STA_REG_REG_MASK				(0x03FFFFBE)
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* PM_CLK_CTRL_REG */
418*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_I2S_MCLK			(31)
419*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_DDR2_CHG_EN		(30)
420*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_PCIE_REF1_EN		(29)
421*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_PCIE_REF0_EN		(28)
422*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_TIMER_SIM_MODE		(27)
423*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_I2SCLK_DIV		(24)
424*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_I2SCLK_SEL		(22)
425*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_CLKOUT_DIV		(20)
426*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_CLKOUT_SEL		(16)
427*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_MDC_DIV			(14)
428*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_CRYPTO_CLK_SEL		(12)
429*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_CPU_PWR_MODE		(9)
430*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_PLL_DDR2_SEL		(7)
431*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_DIV_IMMEDIATE		(6)
432*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV		(4)
433*4882a593Smuzhiyun #define PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL		(0)
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define PM_CPU_CLK_DIV(DIV) { \
436*4882a593Smuzhiyun 	PM_CLK_CTRL_REG &= ~((0x3) << PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV); \
437*4882a593Smuzhiyun 	PM_CLK_CTRL_REG |= (((DIV)&0x3) << PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV); \
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define PM_PLL_CPU_SEL(CPU) { \
441*4882a593Smuzhiyun 	PM_CLK_CTRL_REG &= ~((0xF) << PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL); \
442*4882a593Smuzhiyun 	PM_CLK_CTRL_REG |= (((CPU)&0xF) << PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL); \
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* PM_PLL_LCD_I2S_CTRL_REG */
446*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_MCLK_SMC_DIV	(22)
447*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_R_SEL		(17)
448*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_PLL_LCD_P	(11)
449*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_PLL_LCD_M	(3)
450*4882a593Smuzhiyun #define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_PLL_LCD_S	(0)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* PM_PLL_HM_PD_CTRL_REG */
453*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY1		(11)
454*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY0		(10)
455*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_I2SCD		(6)
456*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_I2S		(5)
457*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_LCD		(4)
458*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_USB		(3)
459*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_RGMII		(2)
460*4882a593Smuzhiyun #define PM_PLL_HM_PD_CTRL_REG_MASK			(0x00000C7C)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* PM_WDT_CTRL_REG */
463*4882a593Smuzhiyun #define PM_WDT_CTRL_REG_OFFSET_RESET_CPU_ONLY		(0)
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* PM_CSR_REG - Clock Scaling Register*/
466*4882a593Smuzhiyun #define PM_CSR_REG_OFFSET_CSR_EN			(30)
467*4882a593Smuzhiyun #define PM_CSR_REG_OFFSET_CSR_NUM			(0)
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define CNS3XXX_PWR_CLK_EN(BLOCK) (0x1<<PM_CLK_GATE_REG_OFFSET_##BLOCK)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* Software reset*/
472*4882a593Smuzhiyun #define CNS3XXX_PWR_SOFTWARE_RST(BLOCK) (0x1<<PM_SOFT_RST_REG_OFFST_##BLOCK)
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun  * CNS3XXX support several power saving mode as following,
476*4882a593Smuzhiyun  * DFS, IDLE, HALT, DOZE, SLEEP, Hibernate
477*4882a593Smuzhiyun  */
478*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_MODE_DFS			(0)
479*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_MODE_IDLE			(1)
480*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_MODE_HALT			(2)
481*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_MODE_DOZE			(3)
482*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_MODE_SLEEP			(4)
483*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_MODE_HIBERNATE			(5)
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL(BLOCK)	(0x1<<PM_PLL_HM_PD_CTRL_REG_OFFSET_##BLOCK)
486*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_ALL	PM_PLL_HM_PD_CTRL_REG_MASK
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /* Change CPU frequency and divider */
489*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_300MHZ			(0)
490*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_333MHZ			(1)
491*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_366MHZ			(2)
492*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_400MHZ			(3)
493*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_433MHZ			(4)
494*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_466MHZ			(5)
495*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_500MHZ			(6)
496*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_533MHZ			(7)
497*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_566MHZ			(8)
498*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_600MHZ			(9)
499*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_633MHZ			(10)
500*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_666MHZ			(11)
501*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_CPU_700MHZ			(12)
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_CLK_DIV_BY1			(0)
504*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_CLK_DIV_BY2			(1)
505*4882a593Smuzhiyun #define CNS3XXX_PWR_CPU_CLK_DIV_BY4			(2)
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /* Change DDR2 frequency */
508*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_DDR2_200MHZ			(0)
509*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_DDR2_266MHZ			(1)
510*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_DDR2_333MHZ			(2)
511*4882a593Smuzhiyun #define CNS3XXX_PWR_PLL_DDR2_400MHZ			(3)
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun void cns3xxx_pwr_soft_rst(unsigned int block);
514*4882a593Smuzhiyun void cns3xxx_pwr_clk_en(unsigned int block);
515*4882a593Smuzhiyun int cns3xxx_cpu_clock(void);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /*
518*4882a593Smuzhiyun  * ARM11 MPCore interrupt sources (primary GIC)
519*4882a593Smuzhiyun  */
520*4882a593Smuzhiyun #define IRQ_TC11MP_GIC_START	32
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #define IRQ_CNS3XXX_PMU			(IRQ_TC11MP_GIC_START + 0)
523*4882a593Smuzhiyun #define IRQ_CNS3XXX_SDIO		(IRQ_TC11MP_GIC_START + 1)
524*4882a593Smuzhiyun #define IRQ_CNS3XXX_L2CC		(IRQ_TC11MP_GIC_START + 2)
525*4882a593Smuzhiyun #define IRQ_CNS3XXX_RTC			(IRQ_TC11MP_GIC_START + 3)
526*4882a593Smuzhiyun #define IRQ_CNS3XXX_I2S			(IRQ_TC11MP_GIC_START + 4)
527*4882a593Smuzhiyun #define IRQ_CNS3XXX_PCM			(IRQ_TC11MP_GIC_START + 5)
528*4882a593Smuzhiyun #define IRQ_CNS3XXX_SPI			(IRQ_TC11MP_GIC_START + 6)
529*4882a593Smuzhiyun #define IRQ_CNS3XXX_I2C			(IRQ_TC11MP_GIC_START + 7)
530*4882a593Smuzhiyun #define IRQ_CNS3XXX_CIM			(IRQ_TC11MP_GIC_START + 8)
531*4882a593Smuzhiyun #define IRQ_CNS3XXX_GPU			(IRQ_TC11MP_GIC_START + 9)
532*4882a593Smuzhiyun #define IRQ_CNS3XXX_LCD			(IRQ_TC11MP_GIC_START + 10)
533*4882a593Smuzhiyun #define IRQ_CNS3XXX_GPIOA		(IRQ_TC11MP_GIC_START + 11)
534*4882a593Smuzhiyun #define IRQ_CNS3XXX_GPIOB		(IRQ_TC11MP_GIC_START + 12)
535*4882a593Smuzhiyun #define IRQ_CNS3XXX_UART0		(IRQ_TC11MP_GIC_START + 13)
536*4882a593Smuzhiyun #define IRQ_CNS3XXX_UART1		(IRQ_TC11MP_GIC_START + 14)
537*4882a593Smuzhiyun #define IRQ_CNS3XXX_UART2		(IRQ_TC11MP_GIC_START + 15)
538*4882a593Smuzhiyun #define IRQ_CNS3XXX_ARM11		(IRQ_TC11MP_GIC_START + 16)
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_STATUS		(IRQ_TC11MP_GIC_START + 17)
541*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R0TXC		(IRQ_TC11MP_GIC_START + 18)
542*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R0RXC		(IRQ_TC11MP_GIC_START + 19)
543*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R0QE		(IRQ_TC11MP_GIC_START + 20)
544*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R0QF		(IRQ_TC11MP_GIC_START + 21)
545*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R1TXC		(IRQ_TC11MP_GIC_START + 22)
546*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R1RXC		(IRQ_TC11MP_GIC_START + 23)
547*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R1QE		(IRQ_TC11MP_GIC_START + 24)
548*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_R1QF		(IRQ_TC11MP_GIC_START + 25)
549*4882a593Smuzhiyun #define IRQ_CNS3XXX_SW_PPE		(IRQ_TC11MP_GIC_START + 26)
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #define IRQ_CNS3XXX_CRYPTO		(IRQ_TC11MP_GIC_START + 27)
552*4882a593Smuzhiyun #define IRQ_CNS3XXX_HCIE		(IRQ_TC11MP_GIC_START + 28)
553*4882a593Smuzhiyun #define IRQ_CNS3XXX_PCIE0_DEVICE	(IRQ_TC11MP_GIC_START + 29)
554*4882a593Smuzhiyun #define IRQ_CNS3XXX_PCIE1_DEVICE	(IRQ_TC11MP_GIC_START + 30)
555*4882a593Smuzhiyun #define IRQ_CNS3XXX_USB_OTG		(IRQ_TC11MP_GIC_START + 31)
556*4882a593Smuzhiyun #define IRQ_CNS3XXX_USB_EHCI		(IRQ_TC11MP_GIC_START + 32)
557*4882a593Smuzhiyun #define IRQ_CNS3XXX_SATA		(IRQ_TC11MP_GIC_START + 33)
558*4882a593Smuzhiyun #define IRQ_CNS3XXX_RAID		(IRQ_TC11MP_GIC_START + 34)
559*4882a593Smuzhiyun #define IRQ_CNS3XXX_SMC			(IRQ_TC11MP_GIC_START + 35)
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC_ABORT		(IRQ_TC11MP_GIC_START + 36)
562*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC0		(IRQ_TC11MP_GIC_START + 37)
563*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC1		(IRQ_TC11MP_GIC_START + 38)
564*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC2		(IRQ_TC11MP_GIC_START + 39)
565*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC3		(IRQ_TC11MP_GIC_START + 40)
566*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC4		(IRQ_TC11MP_GIC_START + 41)
567*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC5		(IRQ_TC11MP_GIC_START + 42)
568*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC6		(IRQ_TC11MP_GIC_START + 43)
569*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC7		(IRQ_TC11MP_GIC_START + 44)
570*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC8		(IRQ_TC11MP_GIC_START + 45)
571*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC9		(IRQ_TC11MP_GIC_START + 46)
572*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC10		(IRQ_TC11MP_GIC_START + 47)
573*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC11		(IRQ_TC11MP_GIC_START + 48)
574*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC12		(IRQ_TC11MP_GIC_START + 49)
575*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC13		(IRQ_TC11MP_GIC_START + 50)
576*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC14		(IRQ_TC11MP_GIC_START + 51)
577*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC15		(IRQ_TC11MP_GIC_START + 52)
578*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC16		(IRQ_TC11MP_GIC_START + 53)
579*4882a593Smuzhiyun #define IRQ_CNS3XXX_DMAC17		(IRQ_TC11MP_GIC_START + 54)
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define IRQ_CNS3XXX_PCIE0_RC		(IRQ_TC11MP_GIC_START + 55)
582*4882a593Smuzhiyun #define IRQ_CNS3XXX_PCIE1_RC		(IRQ_TC11MP_GIC_START + 56)
583*4882a593Smuzhiyun #define IRQ_CNS3XXX_TIMER0		(IRQ_TC11MP_GIC_START + 57)
584*4882a593Smuzhiyun #define IRQ_CNS3XXX_TIMER1		(IRQ_TC11MP_GIC_START + 58)
585*4882a593Smuzhiyun #define IRQ_CNS3XXX_USB_OHCI		(IRQ_TC11MP_GIC_START + 59)
586*4882a593Smuzhiyun #define IRQ_CNS3XXX_TIMER2		(IRQ_TC11MP_GIC_START + 60)
587*4882a593Smuzhiyun #define IRQ_CNS3XXX_EXTERNAL_PIN0	(IRQ_TC11MP_GIC_START + 61)
588*4882a593Smuzhiyun #define IRQ_CNS3XXX_EXTERNAL_PIN1	(IRQ_TC11MP_GIC_START + 62)
589*4882a593Smuzhiyun #define IRQ_CNS3XXX_EXTERNAL_PIN2	(IRQ_TC11MP_GIC_START + 63)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define NR_IRQS_CNS3XXX			(IRQ_TC11MP_GIC_START + 64)
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #endif	/* __MACH_BOARD_CNS3XXX_H */
594