1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Broadcom BCM63138 PMB initialization for secondary CPU(s)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom Corporation
6*4882a593Smuzhiyun * Author: Florian Fainelli <f.fainelli@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include <linux/reset/bcm63xx_pmb.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "bcm63xx_smp.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* ARM Control register definitions */
18*4882a593Smuzhiyun #define CORE_PWR_CTRL_SHIFT 0
19*4882a593Smuzhiyun #define CORE_PWR_CTRL_MASK 0x3
20*4882a593Smuzhiyun #define PLL_PWR_ON BIT(8)
21*4882a593Smuzhiyun #define PLL_LDO_PWR_ON BIT(9)
22*4882a593Smuzhiyun #define PLL_CLAMP_ON BIT(10)
23*4882a593Smuzhiyun #define CPU_RESET_N(x) BIT(13 + (x))
24*4882a593Smuzhiyun #define NEON_RESET_N BIT(15)
25*4882a593Smuzhiyun #define PWR_CTRL_STATUS_SHIFT 28
26*4882a593Smuzhiyun #define PWR_CTRL_STATUS_MASK 0x3
27*4882a593Smuzhiyun #define PWR_DOWN_SHIFT 30
28*4882a593Smuzhiyun #define PWR_DOWN_MASK 0x3
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* CPU Power control register definitions */
31*4882a593Smuzhiyun #define MEM_PWR_OK BIT(0)
32*4882a593Smuzhiyun #define MEM_PWR_ON BIT(1)
33*4882a593Smuzhiyun #define MEM_CLAMP_ON BIT(2)
34*4882a593Smuzhiyun #define MEM_PWR_OK_STATUS BIT(4)
35*4882a593Smuzhiyun #define MEM_PWR_ON_STATUS BIT(5)
36*4882a593Smuzhiyun #define MEM_PDA_SHIFT 8
37*4882a593Smuzhiyun #define MEM_PDA_MASK 0xf
38*4882a593Smuzhiyun #define MEM_PDA_CPU_MASK 0x1
39*4882a593Smuzhiyun #define MEM_PDA_NEON_MASK 0xf
40*4882a593Smuzhiyun #define CLAMP_ON BIT(15)
41*4882a593Smuzhiyun #define PWR_OK_SHIFT 16
42*4882a593Smuzhiyun #define PWR_OK_MASK 0xf
43*4882a593Smuzhiyun #define PWR_ON_SHIFT 20
44*4882a593Smuzhiyun #define PWR_CPU_MASK 0x03
45*4882a593Smuzhiyun #define PWR_NEON_MASK 0x01
46*4882a593Smuzhiyun #define PWR_ON_MASK 0xf
47*4882a593Smuzhiyun #define PWR_OK_STATUS_SHIFT 24
48*4882a593Smuzhiyun #define PWR_OK_STATUS_MASK 0xf
49*4882a593Smuzhiyun #define PWR_ON_STATUS_SHIFT 28
50*4882a593Smuzhiyun #define PWR_ON_STATUS_MASK 0xf
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ARM_CONTROL 0x30
53*4882a593Smuzhiyun #define ARM_PWR_CONTROL_BASE 0x34
54*4882a593Smuzhiyun #define ARM_PWR_CONTROL(x) (ARM_PWR_CONTROL_BASE + (x) * 0x4)
55*4882a593Smuzhiyun #define ARM_NEON_L2 0x3c
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Perform a value write, then spin until the value shifted by
58*4882a593Smuzhiyun * shift is seen, masked with mask and is different from cond.
59*4882a593Smuzhiyun */
bpcm_wr_rd_mask(void __iomem * master,unsigned int addr,u32 off,u32 * val,u32 shift,u32 mask,u32 cond)60*4882a593Smuzhiyun static int bpcm_wr_rd_mask(void __iomem *master,
61*4882a593Smuzhiyun unsigned int addr, u32 off, u32 *val,
62*4882a593Smuzhiyun u32 shift, u32 mask, u32 cond)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun int ret;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun ret = bpcm_wr(master, addr, off, *val);
67*4882a593Smuzhiyun if (ret)
68*4882a593Smuzhiyun return ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun do {
71*4882a593Smuzhiyun ret = bpcm_rd(master, addr, off, val);
72*4882a593Smuzhiyun if (ret)
73*4882a593Smuzhiyun return ret;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun cpu_relax();
76*4882a593Smuzhiyun } while (((*val >> shift) & mask) != cond);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return ret;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Global lock to serialize accesses to the PMB registers while we
82*4882a593Smuzhiyun * are bringing up the secondary CPU
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun static DEFINE_SPINLOCK(pmb_lock);
85*4882a593Smuzhiyun
bcm63xx_pmb_get_resources(struct device_node * dn,void __iomem ** base,unsigned int * cpu,unsigned int * addr)86*4882a593Smuzhiyun static int bcm63xx_pmb_get_resources(struct device_node *dn,
87*4882a593Smuzhiyun void __iomem **base,
88*4882a593Smuzhiyun unsigned int *cpu,
89*4882a593Smuzhiyun unsigned int *addr)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct of_phandle_args args;
92*4882a593Smuzhiyun int ret;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ret = of_property_read_u32(dn, "reg", cpu);
95*4882a593Smuzhiyun if (ret) {
96*4882a593Smuzhiyun pr_err("CPU is missing a reg node\n");
97*4882a593Smuzhiyun return ret;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun ret = of_parse_phandle_with_args(dn, "resets", "#reset-cells",
101*4882a593Smuzhiyun 0, &args);
102*4882a593Smuzhiyun if (ret) {
103*4882a593Smuzhiyun pr_err("CPU is missing a resets phandle\n");
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (args.args_count != 2) {
108*4882a593Smuzhiyun pr_err("reset-controller does not conform to reset-cells\n");
109*4882a593Smuzhiyun return -EINVAL;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun *base = of_iomap(args.np, 0);
113*4882a593Smuzhiyun if (!*base) {
114*4882a593Smuzhiyun pr_err("failed remapping PMB register\n");
115*4882a593Smuzhiyun return -ENOMEM;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* We do not need the number of zones */
119*4882a593Smuzhiyun *addr = args.args[0];
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
bcm63xx_pmb_power_on_cpu(struct device_node * dn)124*4882a593Smuzhiyun int bcm63xx_pmb_power_on_cpu(struct device_node *dn)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun void __iomem *base;
127*4882a593Smuzhiyun unsigned int cpu, addr;
128*4882a593Smuzhiyun unsigned long flags;
129*4882a593Smuzhiyun u32 val, ctrl;
130*4882a593Smuzhiyun int ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun ret = bcm63xx_pmb_get_resources(dn, &base, &cpu, &addr);
133*4882a593Smuzhiyun if (ret)
134*4882a593Smuzhiyun return ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* We would not know how to enable a third and greater CPU */
137*4882a593Smuzhiyun WARN_ON(cpu > 1);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun spin_lock_irqsave(&pmb_lock, flags);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Check if the CPU is already on and save the ARM_CONTROL register
142*4882a593Smuzhiyun * value since we will use it later for CPU de-assert once done with
143*4882a593Smuzhiyun * the CPU-specific power sequence
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun ret = bpcm_rd(base, addr, ARM_CONTROL, &ctrl);
146*4882a593Smuzhiyun if (ret)
147*4882a593Smuzhiyun goto out;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (ctrl & CPU_RESET_N(cpu)) {
150*4882a593Smuzhiyun pr_info("PMB: CPU%d is already powered on\n", cpu);
151*4882a593Smuzhiyun ret = 0;
152*4882a593Smuzhiyun goto out;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Power on PLL */
156*4882a593Smuzhiyun ret = bpcm_rd(base, addr, ARM_PWR_CONTROL(cpu), &val);
157*4882a593Smuzhiyun if (ret)
158*4882a593Smuzhiyun goto out;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun val |= (PWR_CPU_MASK << PWR_ON_SHIFT);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ret = bpcm_wr_rd_mask(base, addr, ARM_PWR_CONTROL(cpu), &val,
163*4882a593Smuzhiyun PWR_ON_STATUS_SHIFT, PWR_CPU_MASK, PWR_CPU_MASK);
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun goto out;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun val |= (PWR_CPU_MASK << PWR_OK_SHIFT);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = bpcm_wr_rd_mask(base, addr, ARM_PWR_CONTROL(cpu), &val,
170*4882a593Smuzhiyun PWR_OK_STATUS_SHIFT, PWR_CPU_MASK, PWR_CPU_MASK);
171*4882a593Smuzhiyun if (ret)
172*4882a593Smuzhiyun goto out;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun val &= ~CLAMP_ON;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = bpcm_wr(base, addr, ARM_PWR_CONTROL(cpu), val);
177*4882a593Smuzhiyun if (ret)
178*4882a593Smuzhiyun goto out;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Power on CPU<N> RAM */
181*4882a593Smuzhiyun val &= ~(MEM_PDA_MASK << MEM_PDA_SHIFT);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = bpcm_wr(base, addr, ARM_PWR_CONTROL(cpu), val);
184*4882a593Smuzhiyun if (ret)
185*4882a593Smuzhiyun goto out;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun val |= MEM_PWR_ON;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ret = bpcm_wr_rd_mask(base, addr, ARM_PWR_CONTROL(cpu), &val,
190*4882a593Smuzhiyun 0, MEM_PWR_ON_STATUS, MEM_PWR_ON_STATUS);
191*4882a593Smuzhiyun if (ret)
192*4882a593Smuzhiyun goto out;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun val |= MEM_PWR_OK;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun ret = bpcm_wr_rd_mask(base, addr, ARM_PWR_CONTROL(cpu), &val,
197*4882a593Smuzhiyun 0, MEM_PWR_OK_STATUS, MEM_PWR_OK_STATUS);
198*4882a593Smuzhiyun if (ret)
199*4882a593Smuzhiyun goto out;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun val &= ~MEM_CLAMP_ON;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun ret = bpcm_wr(base, addr, ARM_PWR_CONTROL(cpu), val);
204*4882a593Smuzhiyun if (ret)
205*4882a593Smuzhiyun goto out;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* De-assert CPU reset */
208*4882a593Smuzhiyun ctrl |= CPU_RESET_N(cpu);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ret = bpcm_wr(base, addr, ARM_CONTROL, ctrl);
211*4882a593Smuzhiyun out:
212*4882a593Smuzhiyun spin_unlock_irqrestore(&pmb_lock, flags);
213*4882a593Smuzhiyun iounmap(base);
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216